intel: Use CF9 reset (part 2)
Make use of the common CF9 reset in SOC_INTEL_COMMON_RESET. Also implement board_reset() as a "full reset" (aka. cold reset) as that is what was used here for hard_reset(). Drop soc_reset_prepare() thereby, as it was only used for APL. Also, move the global-reset logic. We leave some comments to remind us that a system_reset() should be enough, where a full_reset() is called now (to retain current behaviour) and looks suspicious. Note, as no global_reset() is implemented for Denverton-NS, we halt there now instead of issuing a non-global reset. This seems safer; a non-global reset might result in a reset loop. Change-Id: I5e7025c3c9ea6ded18e72037412b60a1df31bd53 Signed-off-by: Nico Huber <nico.h@gmx.de> Reviewed-on: https://review.coreboot.org/29169 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Aaron Durbin <adurbin@chromium.org>
This commit is contained in:
parent
45022ae056
commit
f677d17ab3
|
@ -15,12 +15,12 @@
|
|||
|
||||
#include <arch/acpi.h>
|
||||
#include <cbmem.h>
|
||||
#include <cf9_reset.h>
|
||||
#include <console/console.h>
|
||||
#include <fsp/memmap.h>
|
||||
#include <fsp/romstage.h>
|
||||
#include <fsp/util.h>
|
||||
#include <lib.h> /* hexdump */
|
||||
#include <reset.h>
|
||||
#include <string.h>
|
||||
#include <timestamp.h>
|
||||
#include <security/vboot/vboot_common.h>
|
||||
|
@ -164,7 +164,8 @@ void raminit(struct romstage_params *params)
|
|||
#if IS_ENABLED(CONFIG_HAVE_ACPI_RESUME)
|
||||
printk(BIOS_DEBUG, "Failed to recover CBMEM in S3 resume.\n");
|
||||
/* Failed S3 resume, reset to come up cleanly */
|
||||
hard_reset();
|
||||
/* FIXME: A "system" reset is likely enough: */
|
||||
full_reset();
|
||||
#endif
|
||||
}
|
||||
|
||||
|
|
|
@ -22,6 +22,7 @@
|
|||
#include <assert.h>
|
||||
#include <console/console.h>
|
||||
#include <cbmem.h>
|
||||
#include <cf9_reset.h>
|
||||
#include <cpu/intel/microcode.h>
|
||||
#include <cpu/x86/mtrr.h>
|
||||
#include <ec/google/chromeec/ec.h>
|
||||
|
@ -29,7 +30,6 @@
|
|||
#include <elog.h>
|
||||
#include <fsp/romstage.h>
|
||||
#include <mrc_cache.h>
|
||||
#include <reset.h>
|
||||
#include <program_loading.h>
|
||||
#include <romstage_handoff.h>
|
||||
#include <smbios.h>
|
||||
|
@ -134,7 +134,8 @@ void romstage_common(struct romstage_params *params)
|
|||
printk(BIOS_DEBUG,
|
||||
"No MRC cache found in S3 resume path.\n");
|
||||
post_code(POST_RESUME_FAILURE);
|
||||
hard_reset();
|
||||
/* FIXME: A "system" reset is likely enough: */
|
||||
full_reset();
|
||||
} else {
|
||||
printk(BIOS_DEBUG, "No MRC cache found.\n");
|
||||
}
|
||||
|
@ -164,7 +165,8 @@ void romstage_common(struct romstage_params *params)
|
|||
/* Create romstage handof information */
|
||||
if (romstage_handoff_init(
|
||||
params->power_state->prev_sleep_state == ACPI_S3) < 0)
|
||||
hard_reset();
|
||||
/* FIXME: A "system" reset is likely enough: */
|
||||
full_reset();
|
||||
}
|
||||
|
||||
void after_cache_as_ram_stage(void)
|
||||
|
|
|
@ -18,6 +18,7 @@
|
|||
#include <assert.h>
|
||||
#include <cbfs.h>
|
||||
#include <cbmem.h>
|
||||
#include <cf9_reset.h>
|
||||
#include <console/console.h>
|
||||
#include <elog.h>
|
||||
#include <fsp/api.h>
|
||||
|
@ -25,7 +26,6 @@
|
|||
#include <memrange.h>
|
||||
#include <mrc_cache.h>
|
||||
#include <program_loading.h>
|
||||
#include <reset.h>
|
||||
#include <romstage_handoff.h>
|
||||
#include <string.h>
|
||||
#include <symbols.h>
|
||||
|
@ -80,7 +80,8 @@ static void do_fsp_post_memory_init(bool s3wake, uint32_t fsp_version)
|
|||
printk(BIOS_ERR,
|
||||
"Failed to recover CBMEM in S3 resume.\n");
|
||||
/* Failed S3 resume, reset to come up cleanly */
|
||||
hard_reset();
|
||||
/* FIXME: A "system" reset is likely enough: */
|
||||
full_reset();
|
||||
}
|
||||
}
|
||||
|
||||
|
@ -214,7 +215,8 @@ static enum cb_err fsp_fill_common_arch_params(FSPM_ARCH_UPD *arch_upd,
|
|||
* returning error. Invoking a reset here saves time.
|
||||
*/
|
||||
if (!arch_upd->NvsBufferPtr)
|
||||
hard_reset();
|
||||
/* FIXME: A "system" reset is likely enough: */
|
||||
full_reset();
|
||||
arch_upd->BootMode = FSP_BOOT_ON_S3_RESUME;
|
||||
} else {
|
||||
if (arch_upd->NvsBufferPtr)
|
||||
|
|
|
@ -13,10 +13,10 @@
|
|||
|
||||
#include <arch/io.h>
|
||||
#include <cbfs.h>
|
||||
#include <cf9_reset.h>
|
||||
#include <console/console.h>
|
||||
#include <fsp/util.h>
|
||||
#include <lib.h>
|
||||
#include <reset.h>
|
||||
#include <string.h>
|
||||
|
||||
static bool looks_like_fsp_header(const uint8_t *raw_hdr)
|
||||
|
@ -109,10 +109,10 @@ void fsp_handle_reset(uint32_t status)
|
|||
|
||||
switch (status) {
|
||||
case FSP_STATUS_RESET_REQUIRED_COLD:
|
||||
hard_reset();
|
||||
full_reset();
|
||||
break;
|
||||
case FSP_STATUS_RESET_REQUIRED_WARM:
|
||||
soft_reset();
|
||||
system_reset();
|
||||
break;
|
||||
case FSP_STATUS_RESET_REQUIRED_3:
|
||||
case FSP_STATUS_RESET_REQUIRED_4:
|
||||
|
|
|
@ -39,8 +39,6 @@ __noreturn void board_reset(void);
|
|||
*/
|
||||
void do_board_reset(void);
|
||||
|
||||
/* Super-hard reset specific to some Intel SoCs. */
|
||||
__noreturn void global_reset(void);
|
||||
/* Full board reset. Resets SoC and most/all board components (e.g. DRAM). */
|
||||
__noreturn void hard_reset(void);
|
||||
/* Board reset. Resets SoC some board components (e.g. TPM but not DRAM). */
|
||||
|
@ -48,19 +46,7 @@ __noreturn void soft_reset(void);
|
|||
|
||||
/* Reset implementations. Implement these in SoC or mainboard code. Implement
|
||||
at least hard_reset() if possible, others fall back to it if necessary. */
|
||||
void do_global_reset(void);
|
||||
void do_hard_reset(void);
|
||||
void do_soft_reset(void);
|
||||
|
||||
enum reset_type { /* listed in order of softness */
|
||||
GLOBAL_RESET,
|
||||
HARD_RESET,
|
||||
SOFT_RESET,
|
||||
};
|
||||
|
||||
/* Callback that an SoC may override to perform special actions before reset.
|
||||
Take into account that softer resets may fall back to harder resets if not
|
||||
implemented... this will *not* trigger another callback! */
|
||||
void soc_reset_prepare(enum reset_type reset_type);
|
||||
|
||||
#endif
|
||||
|
|
|
@ -51,24 +51,11 @@ __noreturn static void __hard_reset(void) {
|
|||
}
|
||||
|
||||
/* Not all platforms implement all reset types. Fall back to hard_reset. */
|
||||
__weak void do_global_reset(void) { __hard_reset(); }
|
||||
__weak void do_soft_reset(void) { __hard_reset(); }
|
||||
|
||||
__weak void soc_reset_prepare(enum reset_type rt) { /* no-op */ }
|
||||
|
||||
void global_reset(void)
|
||||
{
|
||||
printk(BIOS_INFO, "%s() called!\n", __func__);
|
||||
soc_reset_prepare(GLOBAL_RESET);
|
||||
dcache_clean_all();
|
||||
do_global_reset();
|
||||
halt();
|
||||
}
|
||||
|
||||
void hard_reset(void)
|
||||
{
|
||||
printk(BIOS_INFO, "%s() called!\n", __func__);
|
||||
soc_reset_prepare(HARD_RESET);
|
||||
dcache_clean_all();
|
||||
__hard_reset();
|
||||
}
|
||||
|
@ -76,7 +63,6 @@ void hard_reset(void)
|
|||
void soft_reset(void)
|
||||
{
|
||||
printk(BIOS_INFO, "%s() called!\n", __func__);
|
||||
soc_reset_prepare(SOFT_RESET);
|
||||
dcache_clean_all();
|
||||
do_soft_reset();
|
||||
halt();
|
||||
|
|
|
@ -104,7 +104,8 @@ config CPU_SPECIFIC_OPTIONS
|
|||
select PLATFORM_USES_FSP2_0
|
||||
select UDK_2015_BINDING if !SOC_INTEL_GLK
|
||||
select UDK_2017_BINDING if SOC_INTEL_GLK
|
||||
select HAVE_HARD_RESET
|
||||
select SOC_INTEL_COMMON_RESET
|
||||
select HAVE_CF9_RESET_PREPARE
|
||||
select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
|
||||
select HAVE_FSP_GOP
|
||||
select NO_UART_ON_SUPERIO
|
||||
|
@ -130,10 +131,6 @@ config TPM_ON_FAST_SPI
|
|||
TPM part is conntected on Fast SPI interface, but the LPC MMIO
|
||||
TPM transactions are decoded and serialized over the SPI interface.
|
||||
|
||||
config SOC_INTEL_COMMON_RESET
|
||||
bool
|
||||
default y
|
||||
|
||||
config PCR_BASE_ADDRESS
|
||||
hex
|
||||
default 0xd0000000
|
||||
|
|
|
@ -13,12 +13,13 @@
|
|||
* GNU General Public License for more details.
|
||||
*/
|
||||
|
||||
#include <cf9_reset.h>
|
||||
#include <console/console.h>
|
||||
#include <delay.h>
|
||||
#include <fsp/util.h>
|
||||
#include <intelblocks/pmclib.h>
|
||||
#include <reset.h>
|
||||
#include <soc/heci.h>
|
||||
#include <soc/intel/common/reset.h>
|
||||
#include <soc/pm.h>
|
||||
#include <timer.h>
|
||||
|
||||
|
@ -27,10 +28,10 @@
|
|||
void do_global_reset(void)
|
||||
{
|
||||
pmc_global_reset_enable(1);
|
||||
hard_reset();
|
||||
do_full_reset();
|
||||
}
|
||||
|
||||
void soc_reset_prepare(enum reset_type reset_type)
|
||||
void cf9_reset_prepare(void)
|
||||
{
|
||||
struct stopwatch sw;
|
||||
|
||||
|
|
|
@ -24,6 +24,7 @@
|
|||
#include <bootmode.h>
|
||||
#include <cbfs.h>
|
||||
#include <cbmem.h>
|
||||
#include <cf9_reset.h>
|
||||
#include <console/console.h>
|
||||
#include <cpu/x86/mtrr.h>
|
||||
#include <cpu/x86/pae.h>
|
||||
|
@ -38,7 +39,6 @@
|
|||
#include <intelblocks/systemagent.h>
|
||||
#include <intelblocks/pmclib.h>
|
||||
#include <mrc_cache.h>
|
||||
#include <reset.h>
|
||||
#include <soc/cpu.h>
|
||||
#include <soc/iomap.h>
|
||||
#include <soc/meminit.h>
|
||||
|
@ -285,7 +285,7 @@ static void check_full_retrain(const FSPM_UPD *mupd)
|
|||
|
||||
if (ps->gen_pmcon1 & WARM_RESET_STS) {
|
||||
printk(BIOS_INFO, "Full retrain unsupported on warm reboot.\n");
|
||||
hard_reset();
|
||||
full_reset();
|
||||
}
|
||||
}
|
||||
|
||||
|
|
|
@ -20,7 +20,6 @@ config CPU_SPECIFIC_OPTIONS
|
|||
select CPU_INTEL_TURBO_NOT_PACKAGE_SCOPED
|
||||
select HAVE_MONOTONIC_TIMER
|
||||
select HAVE_SMI_HANDLER
|
||||
select HAVE_HARD_RESET
|
||||
select NO_FIXED_XIP_ROM_SIZE
|
||||
select PARALLEL_MP
|
||||
select PCIEXP_ASPM
|
||||
|
|
|
@ -35,7 +35,6 @@ config CPU_SPECIFIC_OPTIONS
|
|||
select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
|
||||
select GENERIC_GPIO_LIB
|
||||
select HAVE_FSP_GOP
|
||||
select HAVE_HARD_RESET
|
||||
select INTEL_DESCRIPTOR_MODE_CAPABLE
|
||||
select HAVE_MONOTONIC_TIMER
|
||||
select HAVE_SMI_HANDLER
|
||||
|
|
|
@ -13,11 +13,12 @@
|
|||
* GNU General Public License for more details.
|
||||
*/
|
||||
|
||||
#include <cf9_reset.h>
|
||||
#include <console/console.h>
|
||||
#include <intelblocks/cse.h>
|
||||
#include <intelblocks/pmclib.h>
|
||||
#include <fsp/util.h>
|
||||
#include <reset.h>
|
||||
#include <soc/intel/common/reset.h>
|
||||
#include <string.h>
|
||||
#include <timer.h>
|
||||
#include <soc/pci_devs.h>
|
||||
|
@ -85,7 +86,7 @@ void do_global_reset(void)
|
|||
|
||||
/* global reset if CSE fail to reset */
|
||||
pmc_global_reset_enable(1);
|
||||
hard_reset();
|
||||
do_full_reset();
|
||||
}
|
||||
|
||||
void chipset_handle_reset(uint32_t status)
|
||||
|
@ -93,7 +94,7 @@ void chipset_handle_reset(uint32_t status)
|
|||
switch (status) {
|
||||
case FSP_STATUS_RESET_REQUIRED_3: /* Global Reset */
|
||||
printk(BIOS_DEBUG, "GLOBAL RESET!!\n");
|
||||
do_global_reset();
|
||||
global_reset();
|
||||
break;
|
||||
default:
|
||||
printk(BIOS_ERR, "unhandled reset type %x\n", status);
|
||||
|
|
|
@ -25,6 +25,7 @@ config DISPLAY_SMM_MEMORY_MAP
|
|||
config SOC_INTEL_COMMON_RESET
|
||||
bool
|
||||
default n
|
||||
select HAVE_CF9_RESET
|
||||
|
||||
config SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
|
||||
bool
|
||||
|
|
|
@ -18,7 +18,7 @@
|
|||
#include <arch/smp/mpspec.h>
|
||||
#include <bootstate.h>
|
||||
#include <cbmem.h>
|
||||
#include <cpu/intel/reset.h>
|
||||
#include <cf9_reset.h>
|
||||
#include <cpu/intel/turbo.h>
|
||||
#include <cpu/x86/msr.h>
|
||||
#include <cpu/x86/smm.h>
|
||||
|
|
|
@ -1,9 +1,7 @@
|
|||
/*
|
||||
* This file is part of the coreboot project.
|
||||
*
|
||||
* Copyright (C) 2008-2009 coresystems GmbH
|
||||
* Copyright (C) 2014 Google Inc.
|
||||
* Copyright (C) 2015 Intel Corporation.
|
||||
* Copyright 2017 Google, Inc.
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify
|
||||
* it under the terms of the GNU General Public License as published by
|
||||
|
@ -15,21 +13,24 @@
|
|||
* GNU General Public License for more details.
|
||||
*/
|
||||
|
||||
#include <arch/hlt.h>
|
||||
#include <arch/io.h>
|
||||
#include <cpu/intel/reset.h>
|
||||
#include <arch/cache.h>
|
||||
#include <cf9_reset.h>
|
||||
#include <console/console.h>
|
||||
#include <halt.h>
|
||||
#include <reset.h>
|
||||
|
||||
#if IS_ENABLED(CONFIG_HAVE_HARD_RESET)
|
||||
void do_hard_reset(void)
|
||||
{
|
||||
/* S0->S5->S0 trip. */
|
||||
outb(RST_CPU | SYS_RST | FULL_RST, RST_CNT);
|
||||
}
|
||||
#endif
|
||||
#include "reset.h"
|
||||
|
||||
void do_soft_reset(void)
|
||||
void global_reset(void)
|
||||
{
|
||||
/* PMC_PLTRST# asserted. */
|
||||
outb(RST_CPU | SYS_RST, RST_CNT);
|
||||
printk(BIOS_INFO, "%s() called!\n", __func__);
|
||||
cf9_reset_prepare();
|
||||
dcache_clean_all();
|
||||
do_global_reset();
|
||||
halt();
|
||||
}
|
||||
|
||||
void do_board_reset(void)
|
||||
{
|
||||
full_reset();
|
||||
}
|
||||
|
|
|
@ -1,8 +1,6 @@
|
|||
/*
|
||||
* This file is part of the coreboot project.
|
||||
*
|
||||
* Copyright (C) 2017 Intel Corp.
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify
|
||||
* it under the terms of the GNU General Public License as published by
|
||||
* the Free Software Foundation; either version 2 of the License, or
|
||||
|
@ -14,13 +12,17 @@
|
|||
* GNU General Public License for more details.
|
||||
*/
|
||||
|
||||
#ifndef CPU_INTEL_RESET_H
|
||||
#define CPU_INTEL_RESET_H
|
||||
#ifndef _INTEL_COMMON_RESET_H_
|
||||
#define _INTEL_COMMON_RESET_H_
|
||||
|
||||
/* Reset control port */
|
||||
#define RST_CNT 0xcf9
|
||||
#define FULL_RST (1 << 3)
|
||||
#define RST_CPU (1 << 2)
|
||||
#define SYS_RST (1 << 1)
|
||||
/*
|
||||
* Implement SoC specific global reset (i.e. a reset of both host and
|
||||
* ME partitions). Usually the ME is asked to perform the reset first.
|
||||
* If that doesn't work out, fall back to a manual global reset.
|
||||
*/
|
||||
void do_global_reset(void);
|
||||
|
||||
#endif /* CPU_INTEL_RESET_H */
|
||||
/* Prepare for reset, run do_global_reset(), halt. */
|
||||
__noreturn void global_reset(void);
|
||||
|
||||
#endif /* _INTEL_COMMON_RESET_H_ */
|
|
@ -33,7 +33,6 @@ config CPU_SPECIFIC_OPTIONS
|
|||
select SOC_INTEL_COMMON
|
||||
select SOC_INTEL_COMMON_RESET
|
||||
select PLATFORM_USES_FSP2_0
|
||||
select HAVE_HARD_RESET
|
||||
select POSTCAR_STAGE
|
||||
select C_ENVIRONMENT_BOOTBLOCK
|
||||
select IOAPIC
|
||||
|
|
|
@ -15,13 +15,12 @@
|
|||
|
||||
#include <console/console.h>
|
||||
#include <fsp/util.h>
|
||||
#include <reset.h>
|
||||
|
||||
void chipset_handle_reset(uint32_t status)
|
||||
{
|
||||
switch (status) {
|
||||
case FSP_STATUS_RESET_REQUIRED_5: /* Global Reset */
|
||||
global_reset();
|
||||
die("Global Reset not implemented!\n");
|
||||
break;
|
||||
default:
|
||||
printk(BIOS_ERR, "unhandled reset type %x\n", status);
|
||||
|
|
|
@ -15,9 +15,9 @@
|
|||
*/
|
||||
|
||||
#include <cbmem.h>
|
||||
#include <cf9_reset.h>
|
||||
#include <console/console.h>
|
||||
#include <cpu/x86/mtrr.h>
|
||||
#include <reset.h>
|
||||
#include <soc/fiamux.h>
|
||||
#include <soc/iomap.h>
|
||||
#include <soc/pci_devs.h>
|
||||
|
@ -93,7 +93,7 @@ static void early_pmc_init(void)
|
|||
pci_write_config32(dev, PMC_ETR3,
|
||||
pci_read_config32(dev, PMC_ETR3)
|
||||
| PMC_ETR3_CF9GR);
|
||||
hard_reset();
|
||||
full_reset();
|
||||
}
|
||||
}
|
||||
}
|
||||
|
|
|
@ -28,7 +28,6 @@ config CPU_SPECIFIC_OPTIONS
|
|||
select ARCH_VERSTAGE_X86_32
|
||||
select BOOTBLOCK_SAVE_BIST_AND_TIMESTAMP
|
||||
select C_ENVIRONMENT_BOOTBLOCK
|
||||
select HAVE_HARD_RESET
|
||||
select HAVE_MONOTONIC_TIMER
|
||||
select NO_MMCONF_SUPPORT
|
||||
select REG_SCRIPT
|
||||
|
|
|
@ -13,13 +13,13 @@
|
|||
* GNU General Public License for more details.
|
||||
*/
|
||||
|
||||
#include <cf9_reset.h>
|
||||
#include <console/console.h>
|
||||
#include <fsp/util.h>
|
||||
#include <reset.h>
|
||||
|
||||
void chipset_handle_reset(uint32_t status)
|
||||
{
|
||||
/* Do a hard reset if Quark FSP ever requests a reset */
|
||||
printk(BIOS_ERR, "Unknown reset type %x\n", status);
|
||||
hard_reset();
|
||||
full_reset();
|
||||
}
|
||||
|
|
|
@ -31,7 +31,6 @@ config CPU_SPECIFIC_OPTIONS
|
|||
select C_ENVIRONMENT_BOOTBLOCK
|
||||
select GENERIC_GPIO_LIB
|
||||
select HAVE_FSP_GOP
|
||||
select HAVE_HARD_RESET
|
||||
select INTEL_DESCRIPTOR_MODE_CAPABLE
|
||||
select HAVE_MONOTONIC_TIMER
|
||||
select HAVE_SMI_HANDLER
|
||||
|
|
|
@ -13,10 +13,11 @@
|
|||
* GNU General Public License for more details.
|
||||
*/
|
||||
|
||||
#include <cf9_reset.h>
|
||||
#include <console/console.h>
|
||||
#include <fsp/util.h>
|
||||
#include <intelblocks/pmclib.h>
|
||||
#include <reset.h>
|
||||
#include <soc/intel/common/reset.h>
|
||||
#include <soc/me.h>
|
||||
#include <soc/pm.h>
|
||||
#include <timer.h>
|
||||
|
@ -32,7 +33,7 @@ static void do_force_global_reset(void)
|
|||
|
||||
/* Now BIOS can write 0x06 or 0x0E to 0xCF9 port
|
||||
* to global reset platform */
|
||||
hard_reset();
|
||||
do_full_reset();
|
||||
}
|
||||
|
||||
void do_global_reset(void)
|
||||
|
|
Loading…
Reference in New Issue