coreboot-kgpe-d16/src/soc/mediatek
Wenbin Mei 1985894e74 soc/mediatek/mt8192: ufs: Disable reference clock
UFS reference clock (refclk) is enabled by default, which will cause
the UFSHCI to hold the SPM signal and lead to suspend failure. Since
UFS kernel driver is not built-in, disable refclk in coreboot stage.

Signed-off-by: Wenbin Mei <wenbin.mei@mediatek.com>
Signed-off-by: Chaotian Jing <chaotian.jing@mediatek.com>
Change-Id: If11c1b756ad1a0b85f1005f56a6cb4648c687cf0
Reviewed-on: https://review.coreboot.org/c/coreboot/+/46408
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Hung-Te Lin <hungte@chromium.org>
Reviewed-by: Yu-Ping Wu <yupingso@google.com>
2020-12-16 06:27:12 +00:00
..
common soc/mediatek/mt8183: Move dsi driver to common/ 2020-12-14 03:55:37 +00:00
mt8173 cbfs: Enable CBFS mcache on most chipsets 2020-12-02 22:12:10 +00:00
mt8183 soc/mediatek/mt8183: Move dsi driver to common/ 2020-12-14 03:55:37 +00:00
mt8192 soc/mediatek/mt8192: ufs: Disable reference clock 2020-12-16 06:27:12 +00:00
Kconfig