1c6d8a9cf4
They're listed in AUTHORS and often incorrect anyway, for example: - What's a "Copyright $year-present"? - Which incarnation of Google (Inc, LLC, ...) is the current copyright holder? - People sometimes have their editor auto-add themselves to files even though they only deleted stuff - Or they let the editor automatically update the copyright year, because why not? - Who is the copyright holder "The coreboot project Authors"? - Or "Generated Code"? Sidestep all these issues by simply not putting these notices in individual files, let's list all copyright holders in AUTHORS instead and use the git history to deal with the rest. Change-Id: I4c110f60b764c97fab2a29f6f04680196f156da5 Signed-off-by: Patrick Georgi <pgeorgi@google.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/39610 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Angel Pons <th3fanbus@gmail.com> Reviewed-by: David Hendricks <david.hendricks@gmail.com>
74 lines
1.7 KiB
C
74 lines
1.7 KiB
C
/*
|
|
* This file is part of the coreboot project.
|
|
*
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License as published by
|
|
* the Free Software Foundation; version 2 of the License.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*/
|
|
|
|
#include <device/mmio.h>
|
|
#include <intelblocks/cfg.h>
|
|
#include <intelblocks/pmclib.h>
|
|
#include <intelpch/lockdown.h>
|
|
#include <soc/pm.h>
|
|
|
|
static void pmc_lock_pmsync(void)
|
|
{
|
|
uint8_t *pmcbase;
|
|
uint32_t pmsyncreg;
|
|
|
|
pmcbase = pmc_mmio_regs();
|
|
|
|
pmsyncreg = read32(pmcbase + PMSYNC_TPR_CFG);
|
|
pmsyncreg |= PCH2CPU_TPR_CFG_LOCK;
|
|
write32(pmcbase + PMSYNC_TPR_CFG, pmsyncreg);
|
|
}
|
|
|
|
static void pmc_lock_abase(void)
|
|
{
|
|
uint8_t *pmcbase;
|
|
uint32_t reg32;
|
|
|
|
pmcbase = pmc_mmio_regs();
|
|
|
|
reg32 = read32(pmcbase + GEN_PMCON_B);
|
|
reg32 |= (SLP_STR_POL_LOCK | ACPI_BASE_LOCK);
|
|
write32(pmcbase + GEN_PMCON_B, reg32);
|
|
}
|
|
|
|
static void pmc_lock_smi(void)
|
|
{
|
|
uint8_t *pmcbase;
|
|
uint8_t reg8;
|
|
|
|
pmcbase = pmc_mmio_regs();
|
|
|
|
reg8 = read8(pmcbase + GEN_PMCON_B);
|
|
reg8 |= SMI_LOCK;
|
|
write8(pmcbase + GEN_PMCON_B, reg8);
|
|
}
|
|
|
|
static void pmc_lockdown_cfg(int chipset_lockdown)
|
|
{
|
|
/* PMSYNC */
|
|
pmc_lock_pmsync();
|
|
/* Lock down ABASE and sleep stretching policy */
|
|
pmc_lock_abase();
|
|
/* Make sure payload/OS can't trigger global reset */
|
|
pmc_global_reset_disable_and_lock();
|
|
|
|
if (chipset_lockdown == CHIPSET_LOCKDOWN_COREBOOT)
|
|
pmc_lock_smi();
|
|
}
|
|
|
|
void soc_lockdown_config(int chipset_lockdown)
|
|
{
|
|
/* PMC lock down configuration */
|
|
pmc_lockdown_cfg(chipset_lockdown);
|
|
}
|