4bb8887ac4
Signed-off-by: Ronald G. Minnich git-svn-id: svn://svn.coreboot.org/coreboot/trunk@2453 2b7e53f0-3cfb-0310-b3e9-8179ed1497e1
118 lines
2.6 KiB
C
118 lines
2.6 KiB
C
#define ASSEMBLY 1
|
|
#include <stdint.h>
|
|
#include <device/pci_def.h>
|
|
|
|
#include <device/pnp_def.h>
|
|
|
|
#include <device/pci_ids.h>
|
|
#include <arch/io.h>
|
|
#include <arch/romcc_io.h>
|
|
#include <cpu/x86/lapic.h>
|
|
#include "pc80/mc146818rtc_early.c"
|
|
|
|
#include "southbridge/nvidia/ck804/ck804_enable_rom.c"
|
|
#include "northbridge/amd/amdk8/early_ht.c"
|
|
#include "cpu/x86/lapic/boot_cpu.c"
|
|
#include "cpu/x86/mtrr/earlymtrr.c"
|
|
#include "northbridge/amd/amdk8/reset_test.c"
|
|
|
|
#include "superio/smsc/lpc47b397/lpc47b397_early_serial.c"
|
|
#include "superio/smsc/lpc47b397/lpc47b397_early_gpio.c"
|
|
|
|
#define SUPERIO_GPIO_DEV PNP_DEV(0x2e, LPC47B397_RT)
|
|
|
|
#define SUPERIO_GPIO_IO_BASE 0x400
|
|
|
|
#define SUPERIO_COM1_DEV PNP_DEV(0x2e, LPC47B397_SP1)
|
|
|
|
#define SUPERIO_COM1_IO_BASE 0x3f8
|
|
|
|
static void sio_setup(void)
|
|
{
|
|
|
|
unsigned value;
|
|
uint32_t dword;
|
|
uint8_t byte;
|
|
|
|
pci_write_config32(PCI_DEV(0, CK804_DEVN_BASE+1, 0), 0xac, 0x047f0400);
|
|
|
|
byte = pci_read_config32(PCI_DEV(0, CK804_DEVN_BASE+1 , 0), 0x7b);
|
|
byte |= 0x20;
|
|
pci_write_config8(PCI_DEV(0, CK804_DEVN_BASE+1 , 0), 0x7b, byte);
|
|
|
|
dword = pci_read_config32(PCI_DEV(0, CK804_DEVN_BASE+1 , 0), 0xa0);
|
|
dword |= (1<<29)|(1<<0);
|
|
pci_write_config32(PCI_DEV(0, CK804_DEVN_BASE+1 , 0), 0xa0, dword);
|
|
|
|
#if 1
|
|
lpc47b397_enable_serial(SUPERIO_COM1_DEV, SUPERIO_COM1_IO_BASE);
|
|
|
|
#if 0
|
|
/* what's this?
|
|
value = lpc47b397_gpio_offset_in(SUPERIO_GPIO_IO_BASE, 0x77);
|
|
value &= 0xbf;
|
|
lpc47b397_gpio_offset_out(SUPERIO_GPIO_IO_BASE, 0x77, value);
|
|
*/
|
|
#endif
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
#if CONFIG_LOGICAL_CPUS==1
|
|
#include "cpu/amd/dualcore/dualcore_id.c"
|
|
#else
|
|
#include "cpu/amd/model_fxx/node_id.c"
|
|
#endif
|
|
|
|
|
|
static unsigned long main(unsigned long bist)
|
|
{
|
|
/* Is this a cpu only reset? */
|
|
if (early_mtrr_init_detected()) {
|
|
if (last_boot_normal()) {
|
|
goto normal_image;
|
|
} else {
|
|
goto fallback_image;
|
|
}
|
|
}
|
|
|
|
/* Is this a secondary cpu? */
|
|
if (!boot_cpu()) {
|
|
if (last_boot_normal()) {
|
|
goto normal_image;
|
|
} else {
|
|
goto fallback_image;
|
|
}
|
|
}
|
|
|
|
/* Nothing special needs to be done to find bus 0 */
|
|
/* Allow the HT devices to be found */
|
|
|
|
enumerate_ht_chain();
|
|
|
|
sio_setup();
|
|
|
|
/* Setup the ck804 */
|
|
ck804_enable_rom();
|
|
|
|
/* Is this a deliberate reset by the bios */
|
|
if (bios_reset_detected() && last_boot_normal()) {
|
|
goto normal_image;
|
|
}
|
|
/* This is the primary cpu how should I boot? */
|
|
else if (do_normal_boot()) {
|
|
goto normal_image;
|
|
}
|
|
else {
|
|
goto fallback_image;
|
|
}
|
|
normal_image:
|
|
asm volatile ("jmp __normal_image"
|
|
: /* outputs */
|
|
: "a" (bist) /* inputs */
|
|
: /* clobbers */
|
|
);
|
|
fallback_image:
|
|
return bist;
|
|
}
|