cca3c90ed9
Since GPIO IO-APIC IRQs are fixed in hardware (RO registers), this patch allows MTL boards to dynamically assign PCI IRQs. This means not relying on FSP defaults, which eliminates the problem of PCI IRQs interfering with GPIO IRQs routed to the same IRQ, when both have selected IO-APIC routing. BUG=none TEST=Build and boot to google/rex. Check dmesg and make sure that there is no regression. IO-APIC interrupts before: 1: IO-APIC 1-edge i8042 8: IO-APIC 8-edge rtc0 9: IO-APIC 9-fasteoi acpi 14: IO-APIC 14-fasteoi INTC1083:00 16: IO-APIC 16-fasteoi idma64.5, ttyS0, intel-ipu6 28: IO-APIC 28-fasteoi idma64.6, pxa2xx-spi.6 29: IO-APIC 29-fasteoi i2c_designware.3 30: IO-APIC 30-fasteoi i2c_designware.4 32: IO-APIC 32-fasteoi idma64.0, i2c_designware.0 33: IO-APIC 33-fasteoi idma64.1, i2c_designware.1 35: IO-APIC 35-fasteoi idma64.2, i2c_designware.2 88: IO-APIC 88-fasteoi ELAN0000:00 89: IO-APIC 89-fasteoi chromeos-ec 99: IO-APIC 99-edge cr50_i2c 106: IO-APIC 106-fasteoi chromeos-ec IO-APIC interrupts after: 1: IO-APIC 1-edge i8042 8: IO-APIC 8-edge rtc0 9: IO-APIC 9-fasteoi acpi 14: IO-APIC 14-fasteoi INTC1083:00 16: IO-APIC 16-fasteoi intel-ipu6 20: IO-APIC 20-fasteoi idma64.5, ttyS0 27: IO-APIC 27-fasteoi idma64.0, i2c_designware.0 28: IO-APIC 28-fasteoi idma64.1, i2c_designware.1 30: IO-APIC 30-fasteoi idma64.2, i2c_designware.2 31: IO-APIC 31-fasteoi i2c_designware.3 32: IO-APIC 32-fasteoi i2c_designware.4 35: IO-APIC 35-fasteoi idma64.6, pxa2xx-spi.6 88: IO-APIC 88-fasteoi ELAN0000:00 89: IO-APIC 89-fasteoi chromeos-ec 99: IO-APIC 99-edge cr50_i2c 106: IO-APIC 106-fasteoi chromeos-ec _PRT before: Package (0x04) ==> 0x001FFFFF, Zero, Zero, 0x10 Package (0x04) ==> 0x001FFFFF, One, Zero, 0x11 Package (0x04) ==> 0x001FFFFF, 0x02, Zero, 0x12 Package (0x04) ==> 0x001FFFFF, 0x03, Zero, 0x13 Package (0x04) ==> 0x001EFFFF, Zero, Zero, 0x10 Package (0x04) ==> 0x001EFFFF, One, Zero, 0x11 Package (0x04) ==> 0x001EFFFF, 0x02, Zero, 0x1B Package (0x04) ==> 0x001EFFFF, 0x03, Zero, 0x1C Package (0x04) ==> 0x001CFFFF, Zero, Zero, 0x10 Package (0x04) ==> 0x001CFFFF, One, Zero, 0x11 Package (0x04) ==> 0x001CFFFF, 0x02, Zero, 0x12 Package (0x04) ==> 0x001CFFFF, 0x03, Zero, 0x13 Package (0x04) ==> 0x0019FFFF, Zero, Zero, 0x1D Package (0x04) ==> 0x0019FFFF, One, Zero, 0x1E Package (0x04) ==> 0x0019FFFF, 0x02, Zero, 0x1F Package (0x04) ==> 0x0017FFFF, Zero, Zero, 0x10 Package (0x04) ==> 0x0016FFFF, Zero, Zero, 0x10 Package (0x04) ==> 0x0016FFFF, One, Zero, 0x11 Package (0x04) ==> 0x0016FFFF, 0x02, Zero, 0x12 Package (0x04) ==> 0x0016FFFF, 0x03, Zero, 0x13 Package (0x04) ==> 0x0015FFFF, Zero, Zero, 0x20 Package (0x04) ==> 0x0015FFFF, One, Zero, 0x21 Package (0x04) ==> 0x0015FFFF, 0x02, Zero, 0x22 Package (0x04) ==> 0x0015FFFF, 0x03, Zero, 0x23 Package (0x04) ==> 0x0014FFFF, Zero, Zero, 0x10 Package (0x04) ==> 0x0014FFFF, One, Zero, 0x11 Package (0x04) ==> 0x0014FFFF, 0x02, Zero, 0x12 Package (0x04) ==> 0x0012FFFF, Zero, Zero, 0x1A Package (0x04) ==> 0x0012FFFF, One, Zero, 0x25 Package (0x04) ==> 0x0012FFFF, 0x02, Zero, 0x19 Package (0x04) ==> 0x0010FFFF, Zero, Zero, 0x17 Package (0x04) ==> 0x0010FFFF, One, Zero, 0x16 Package (0x04) ==> 0x000DFFFF, Zero, Zero, 0x10 Package (0x04) ==> 0x000DFFFF, One, Zero, 0x11 Package (0x04) ==> 0x000BFFFF, Zero, Zero, 0x10 Package (0x04) ==> 0x0008FFFF, Zero, Zero, 0x10 Package (0x04) ==> 0x0007FFFF, Zero, Zero, 0x10 Package (0x04) ==> 0x0007FFFF, One, Zero, 0x11 Package (0x04) ==> 0x0007FFFF, 0x02, Zero, 0x12 Package (0x04) ==> 0x0007FFFF, 0x03, Zero, 0x13 Package (0x04) ==> 0x0006FFFF, Zero, Zero, 0x10 Package (0x04) ==> 0x0006FFFF, One, Zero, 0x11 Package (0x04) ==> 0x0006FFFF, 0x02, Zero, 0x12 Package (0x04) ==> 0x0006FFFF, 0x03, Zero, 0x13 Package (0x04) ==> 0x0005FFFF, Zero, Zero, 0x10 Package (0x04) ==> 0x0004FFFF, Zero, Zero, 0x10 Package (0x04) ==> 0x0002FFFF, Zero, Zero, 0x10 Package (0x04) ==> 0x0001FFFF, Zero, Zero, 0x10 Package (0x04) ==> 0x0001FFFF, One, Zero, 0x11 Package (0x04) ==> 0x0001FFFF, 0x02, Zero, 0x12 Package (0x04) ==> 0x0001FFFF, 0x03, Zero, 0x13 _PRT after: Package (0x04) ==> 0x0001FFFF, 0x00, 0x00, 0x00000010 Package (0x04) ==> 0x0002FFFF, 0x00, 0x00, 0x00000011 Package (0x04) ==> 0x0004FFFF, 0x00, 0x00, 0x00000012 Package (0x04) ==> 0x0005FFFF, 0x00, 0x00, 0x00000010 Package (0x04) ==> 0x0006FFFF, 0x00, 0x00, 0x00000010 Package (0x04) ==> 0x0006FFFF, 0x01, 0x00, 0x00000011 Package (0x04) ==> 0x0006FFFF, 0x02, 0x00, 0x00000012 Package (0x04) ==> 0x0007FFFF, 0x00, 0x00, 0x00000013 Package (0x04) ==> 0x0007FFFF, 0x01, 0x00, 0x00000014 Package (0x04) ==> 0x0007FFFF, 0x02, 0x00, 0x00000015 Package (0x04) ==> 0x0007FFFF, 0x03, 0x00, 0x00000016 Package (0x04) ==> 0x0008FFFF, 0x00, 0x00, 0x00000017 Package (0x04) ==> 0x000BFFFF, 0x00, 0x00, 0x00000013 Package (0x04) ==> 0x000DFFFF, 0x00, 0x00, 0x00000014 Package (0x04) ==> 0x000DFFFF, 0x01, 0x00, 0x00000015 Package (0x04) ==> 0x0010FFFF, 0x00, 0x00, 0x00000016 Package (0x04) ==> 0x0010FFFF, 0x01, 0x00, 0x00000017 Package (0x04) ==> 0x0012FFFF, 0x00, 0x00, 0x00000018 Package (0x04) ==> 0x0012FFFF, 0x01, 0x00, 0x00000019 Package (0x04) ==> 0x0012FFFF, 0x02, 0x00, 0x00000011 Package (0x04) ==> 0x0014FFFF, 0x01, 0x00, 0x00000012 Package (0x04) ==> 0x0014FFFF, 0x00, 0x00, 0x0000001A Package (0x04) ==> 0x0014FFFF, 0x02, 0x00, 0x00000013 Package (0x04) ==> 0x0015FFFF, 0x00, 0x00, 0x0000001B Package (0x04) ==> 0x0015FFFF, 0x01, 0x00, 0x0000001C Package (0x04) ==> 0x0015FFFF, 0x02, 0x00, 0x0000001D Package (0x04) ==> 0x0015FFFF, 0x03, 0x00, 0x0000001E Package (0x04) ==> 0x0016FFFF, 0x00, 0x00, 0x00000014 Package (0x04) ==> 0x0016FFFF, 0x01, 0x00, 0x00000015 Package (0x04) ==> 0x0016FFFF, 0x02, 0x00, 0x00000016 Package (0x04) ==> 0x0016FFFF, 0x03, 0x00, 0x00000017 Package (0x04) ==> 0x0017FFFF, 0x00, 0x00, 0x00000010 Package (0x04) ==> 0x0019FFFF, 0x00, 0x00, 0x0000001F Package (0x04) ==> 0x0019FFFF, 0x01, 0x00, 0x00000020 Package (0x04) ==> 0x0019FFFF, 0x02, 0x00, 0x00000021 Package (0x04) ==> 0x001CFFFF, 0x00, 0x00, 0x00000010 Package (0x04) ==> 0x001CFFFF, 0x01, 0x00, 0x00000011 Package (0x04) ==> 0x001CFFFF, 0x02, 0x00, 0x00000012 Package (0x04) ==> 0x001CFFFF, 0x03, 0x00, 0x00000013 Package (0x04) ==> 0x001EFFFF, 0x00, 0x00, 0x00000014 Package (0x04) ==> 0x001EFFFF, 0x01, 0x00, 0x00000015 Package (0x04) ==> 0x001EFFFF, 0x02, 0x00, 0x00000022 Package (0x04) ==> 0x001EFFFF, 0x03, 0x00, 0x00000023 Package (0x04) ==> 0x001FFFFF, 0x01, 0x00, 0x00000017 Package (0x04) ==> 0x001FFFFF, 0x02, 0x00, 0x00000014 Package (0x04) ==> 0x001FFFFF, 0x03, 0x00, 0x00000015 Package (0x04) ==> 0x001FFFFF, 0x00, 0x00, 0x00000016 Signed-off-by: Kapil Porwal <kapilporwal@google.com> Change-Id: I013cd5faab6f425ab1af91fe2a36ac3b8aeef443 Reviewed-on: https://review.coreboot.org/c/coreboot/+/71113 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Subrata Banik <subratabanik@google.com>
214 lines
5.9 KiB
C
214 lines
5.9 KiB
C
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
|
|
#include <device/device.h>
|
|
#include <device/pci.h>
|
|
#include <fsp/api.h>
|
|
#include <fsp/util.h>
|
|
#include <intelblocks/acpi.h>
|
|
#include <intelblocks/cfg.h>
|
|
#include <intelblocks/gpio.h>
|
|
#include <intelblocks/irq.h>
|
|
#include <intelblocks/itss.h>
|
|
#include <intelblocks/p2sb.h>
|
|
#include <intelblocks/pcie_rp.h>
|
|
#include <intelblocks/systemagent.h>
|
|
#include <intelblocks/tcss.h>
|
|
#include <intelblocks/xdci.h>
|
|
#include <soc/intel/common/vbt.h>
|
|
#include <soc/iomap.h>
|
|
#include <soc/itss.h>
|
|
#include <soc/p2sb.h>
|
|
#include <soc/pci_devs.h>
|
|
#include <soc/pcie.h>
|
|
#include <soc/ramstage.h>
|
|
#include <soc/soc_chip.h>
|
|
#include <soc/tcss.h>
|
|
|
|
#if CONFIG(HAVE_ACPI_TABLES)
|
|
const char *soc_acpi_name(const struct device *dev)
|
|
{
|
|
if (dev->path.type == DEVICE_PATH_DOMAIN)
|
|
return "PCI0";
|
|
|
|
if (dev->path.type == DEVICE_PATH_USB) {
|
|
switch (dev->path.usb.port_type) {
|
|
case 0:
|
|
/* Root Hub */
|
|
return "RHUB";
|
|
case 2:
|
|
/* USB2 ports */
|
|
switch (dev->path.usb.port_id) {
|
|
case 0: return "HS01";
|
|
case 1: return "HS02";
|
|
case 2: return "HS03";
|
|
case 3: return "HS04";
|
|
case 4: return "HS05";
|
|
case 5: return "HS06";
|
|
case 6: return "HS07";
|
|
case 7: return "HS08";
|
|
case 8: return "HS09";
|
|
case 9: return "HS10";
|
|
}
|
|
break;
|
|
case 3:
|
|
/* USB3 ports */
|
|
switch (dev->path.usb.port_id) {
|
|
case 0: return "SS01";
|
|
case 1: return "SS02";
|
|
case 2: return "SS03";
|
|
case 3: return "SS04";
|
|
}
|
|
break;
|
|
}
|
|
printk(BIOS_DEBUG, "dev->path.type=%x\n", dev->path.usb.port_type);
|
|
return NULL;
|
|
}
|
|
if (dev->path.type != DEVICE_PATH_PCI) {
|
|
printk(BIOS_DEBUG, "dev->path.type=%x\n", dev->path.type);
|
|
return NULL;
|
|
}
|
|
|
|
switch (dev->path.pci.devfn) {
|
|
case PCI_DEVFN_ROOT: return "MCHC";
|
|
case PCI_DEVFN_TCSS_XHCI: return "TXHC";
|
|
case PCI_DEVFN_TCSS_XDCI: return "TXDC";
|
|
case PCI_DEVFN_TCSS_DMA0: return "TDM0";
|
|
case PCI_DEVFN_TCSS_DMA1: return "TDM1";
|
|
case PCI_DEVFN_TBT0: return "TRP0";
|
|
case PCI_DEVFN_TBT1: return "TRP1";
|
|
case PCI_DEVFN_TBT2: return "TRP2";
|
|
case PCI_DEVFN_TBT3: return "TRP3";
|
|
case PCI_DEVFN_IPU: return "IPU0";
|
|
case PCI_DEVFN_ISH: return "ISHB";
|
|
case PCI_DEVFN_XHCI: return "XHCI";
|
|
case PCI_DEVFN_I2C0: return "I2C0";
|
|
case PCI_DEVFN_I2C1: return "I2C1";
|
|
case PCI_DEVFN_I2C2: return "I2C2";
|
|
case PCI_DEVFN_I2C3: return "I2C3";
|
|
case PCI_DEVFN_I2C4: return "I2C4";
|
|
case PCI_DEVFN_I2C5: return "I2C5";
|
|
case PCI_DEVFN_SATA: return "SATA";
|
|
case PCI_DEVFN_PCIE1: return "RP01";
|
|
case PCI_DEVFN_PCIE2: return "RP02";
|
|
case PCI_DEVFN_PCIE3: return "RP03";
|
|
case PCI_DEVFN_PCIE4: return "RP04";
|
|
case PCI_DEVFN_PCIE5: return "RP05";
|
|
case PCI_DEVFN_PCIE6: return "RP06";
|
|
case PCI_DEVFN_PCIE7: return "RP07";
|
|
case PCI_DEVFN_PCIE8: return "RP08";
|
|
case PCI_DEVFN_PCIE9: return "RP09";
|
|
case PCI_DEVFN_PCIE10: return "RP10";
|
|
case PCI_DEVFN_PCIE11: return "RP11";
|
|
case PCI_DEVFN_PCIE12: return "RP12";
|
|
case PCI_DEVFN_PMC: return "PMC";
|
|
case PCI_DEVFN_UART0: return "UAR0";
|
|
case PCI_DEVFN_UART1: return "UAR1";
|
|
case PCI_DEVFN_UART2: return "UAR2";
|
|
case PCI_DEVFN_GSPI0: return "SPI0";
|
|
case PCI_DEVFN_GSPI1: return "SPI1";
|
|
case PCI_DEVFN_GSPI2: return "SPI2";
|
|
/* Keeping ACPI device name coherent with ec.asl */
|
|
case PCI_DEVFN_ESPI: return "LPCB";
|
|
case PCI_DEVFN_HDA: return "HDAS";
|
|
case PCI_DEVFN_SMBUS: return "SBUS";
|
|
case PCI_DEVFN_GBE: return "GLAN";
|
|
}
|
|
printk(BIOS_DEBUG, "dev->path.devfn=%x\n", dev->path.pci.devfn);
|
|
return NULL;
|
|
}
|
|
#endif
|
|
|
|
/* SoC routine to fill GPIO PM mask and value for GPIO_MISCCFG register */
|
|
static void soc_fill_gpio_pm_configuration(void)
|
|
{
|
|
uint8_t value[TOTAL_GPIO_COMM];
|
|
const config_t *config = config_of_soc();
|
|
|
|
if (config->gpio_override_pm)
|
|
memcpy(value, config->gpio_pm, sizeof(value));
|
|
else
|
|
memset(value, MISCCFG_GPIO_PM_CONFIG_BITS, sizeof(value));
|
|
|
|
gpio_pm_configure(value, TOTAL_GPIO_COMM);
|
|
}
|
|
|
|
void soc_init_pre_device(void *chip_info)
|
|
{
|
|
config_t *config = config_of_soc();
|
|
|
|
/* Validate TBT image authentication */
|
|
config->tbt_authentication = ioe_p2sb_sbi_read(PID_IOM,
|
|
IOM_CSME_IMR_TBT_STATUS) & TBT_VALID_AUTHENTICATION;
|
|
|
|
/* Perform silicon specific init. */
|
|
fsp_silicon_init();
|
|
|
|
/* Display FIRMWARE_VERSION_INFO_HOB */
|
|
fsp_display_fvi_version_hob();
|
|
|
|
soc_fill_gpio_pm_configuration();
|
|
|
|
/* Swap enabled PCI ports in device tree if needed. */
|
|
pcie_rp_update_devicetree(get_pcie_rp_table());
|
|
}
|
|
|
|
static void cpu_fill_ssdt(const struct device *dev)
|
|
{
|
|
if (!generate_pin_irq_map())
|
|
printk(BIOS_ERR, "Failed to generate ACPI _PRT table!\n");
|
|
|
|
generate_cpu_entries(dev);
|
|
}
|
|
|
|
static void cpu_set_north_irqs(struct device *dev)
|
|
{
|
|
irq_program_non_pch();
|
|
}
|
|
|
|
static struct device_operations pci_domain_ops = {
|
|
.read_resources = &pci_domain_read_resources,
|
|
.set_resources = &pci_domain_set_resources,
|
|
.scan_bus = &pci_domain_scan_bus,
|
|
#if CONFIG(HAVE_ACPI_TABLES)
|
|
.acpi_name = &soc_acpi_name,
|
|
.acpi_fill_ssdt = ssdt_set_above_4g_pci,
|
|
#endif
|
|
};
|
|
|
|
static struct device_operations cpu_bus_ops = {
|
|
.read_resources = noop_read_resources,
|
|
.set_resources = noop_set_resources,
|
|
.enable_resources = cpu_set_north_irqs,
|
|
#if CONFIG(HAVE_ACPI_TABLES)
|
|
.acpi_fill_ssdt = cpu_fill_ssdt,
|
|
#endif
|
|
};
|
|
|
|
static void soc_enable(struct device *dev)
|
|
{
|
|
/*
|
|
* Set the operations if it is a special bus type or a hidden PCI
|
|
* device.
|
|
*/
|
|
if (dev->path.type == DEVICE_PATH_DOMAIN)
|
|
dev->ops = &pci_domain_ops;
|
|
else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
|
|
dev->ops = &cpu_bus_ops;
|
|
else if (dev->path.type == DEVICE_PATH_PCI &&
|
|
dev->path.pci.devfn == PCI_DEVFN_PMC)
|
|
dev->ops = &pmc_ops;
|
|
else if (dev->path.type == DEVICE_PATH_PCI &&
|
|
dev->path.pci.devfn == PCI_DEVFN_P2SB)
|
|
dev->ops = &soc_p2sb_ops;
|
|
else if (dev->path.type == DEVICE_PATH_PCI &&
|
|
dev->path.pci.devfn == PCI_DEVFN_IOE_P2SB)
|
|
dev->ops = &ioe_p2sb_ops;
|
|
else if (dev->path.type == DEVICE_PATH_GPIO)
|
|
block_gpio_enable(dev);
|
|
}
|
|
|
|
struct chip_operations soc_intel_meteorlake_ops = {
|
|
CHIP_NAME("Intel Meteorlake")
|
|
.enable_dev = &soc_enable,
|
|
.init = &soc_init_pre_device,
|
|
};
|