63dc01b76e
Instead of providing a local copy use the chipset provided one. BUG=chrome-os-partner:28234 BRANCH=none TEST=build and boot on samus Original-Change-Id: I60dd9bbeefbf4298511abec54635c515fc9b1621 Original-Signed-off-by: Duncan Laurie <dlaurie@chromium.org> Original-Reviewed-on: https://chromium-review.googlesource.com/213793 Original-Reviewed-by: Aaron Durbin <adurbin@chromium.org> (cherry picked from commit 9dc8e7ae61f0337aa145b7d99acc23852d1cfc9a) Signed-off-by: Marc Jones <marc.jones@se-eng.com> Change-Id: I259be321e01e2047666b4be106dea59a5578d9d3 Reviewed-on: http://review.coreboot.org/8962 Tested-by: build bot (Jenkins) Reviewed-by: Aaron Durbin <adurbin@google.com>
64 lines
1.7 KiB
Text
64 lines
1.7 KiB
Text
/*
|
|
* This file is part of the coreboot project.
|
|
*
|
|
* Copyright (C) 2007-2009 coresystems GmbH
|
|
* Copyright (C) 2013 Google Inc.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License as published by
|
|
* the Free Software Foundation; version 2 of the License.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program; if not, write to the Free Software
|
|
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
|
*/
|
|
|
|
#define ENABLE_TPM
|
|
|
|
DefinitionBlock(
|
|
"dsdt.aml",
|
|
"DSDT",
|
|
0x02, // DSDT revision: ACPI v2.0
|
|
"COREv4", // OEM id
|
|
"COREBOOT", // OEM table id
|
|
0x20110725 // OEM revision
|
|
)
|
|
{
|
|
// Some generic macros
|
|
#include <soc/intel/broadwell/acpi/platform.asl>
|
|
|
|
// global NVS and variables
|
|
#include <soc/intel/broadwell/acpi/globalnvs.asl>
|
|
|
|
// General Purpose Events
|
|
//#include "acpi/gpe.asl"
|
|
|
|
// CPU
|
|
#include <soc/intel/broadwell/acpi/cpu.asl>
|
|
|
|
Scope (\_SB) {
|
|
Device (PCI0)
|
|
{
|
|
#include <soc/intel/broadwell/acpi/systemagent.asl>
|
|
#include <soc/intel/broadwell/acpi/pch.asl>
|
|
}
|
|
}
|
|
|
|
// Thermal handler
|
|
#include "acpi/thermal.asl"
|
|
|
|
// Chrome OS specific
|
|
#include "acpi/chromeos.asl"
|
|
#include <vendorcode/google/chromeos/acpi/chromeos.asl>
|
|
|
|
// Chipset specific sleep states
|
|
#include <soc/intel/broadwell/acpi/sleepstates.asl>
|
|
|
|
// Mainboard specific
|
|
#include "acpi/mainboard.asl"
|
|
}
|