coreboot-kgpe-d16/util/nvramtool
Patrick Georgi 8aa087ece6 .gitignore: Ignore .test/.dependencies globally
These were originally ignored only inside util/ but these files
shouldn't be tracked anywhere.

Change-Id: Ie0846bd8bdd6e52f420f9dd2e72a8a922102ff90
Signed-off-by: Patrick Georgi <patrick@georgi.software>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/47012
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Felix Held <felix-coreboot@felixheld.de>
2020-10-31 18:21:36 +00:00
..
accessors util: Use SPDX headers 2020-05-11 19:38:40 +00:00
cli util: Use SPDX headers 2020-05-11 19:38:40 +00:00
.gitignore .gitignore: Ignore .test/.dependencies globally 2020-10-31 18:21:36 +00:00
COPYING
ChangeLog Add string support to nvramtool. 2008-09-27 10:08:28 +00:00
DISCLAIMER
Makefile util: Allow overriding gcc as default host compiler 2020-06-04 08:11:48 +00:00
Makefile.inc
README
cbfs.c
cbfs.h util: Use SPDX headers 2020-05-11 19:38:40 +00:00
cmos_lowlevel.c
cmos_lowlevel.h
cmos_ops.c
cmos_ops.h
common.c
common.h util: Use SPDX headers 2020-05-11 19:38:40 +00:00
compute_ip_checksum.c Use more secure HTTPS URLs for coreboot sites 2017-06-07 12:04:50 +02:00
coreboot_tables.h util/nvramtool: Fix typos & remove unneeded whitespace 2018-08-27 22:41:57 +00:00
description.md
hexdump.c
hexdump.h
input_file.c
input_file.h util: Use SPDX headers 2020-05-11 19:38:40 +00:00
ip_checksum.h
layout.c util: Use SPDX headers 2020-05-11 19:38:40 +00:00
layout.h
lbtable.c
lbtable.h
nvramtool.spec
reg_expr.c
reg_expr.h
win32mmap.c

README

Summary of Operation
--------------------
nvramtool is a utility for reading/writing coreboot parameters and
displaying information from the coreboot table.  It is intended for x86-based
systems (both 32-bit and 64-bit) that use coreboot.

The coreboot table resides in low physical memory, and may be accessed
through the /dev/mem interface.  It is created at boot time by coreboot, and
contains various system information such as the type of mainboard in use.  It
specifies locations in the CMOS (nonvolatile RAM) where the coreboot
parameters are stored.

For information about coreboot, see https://www.coreboot.org/.

Ideas for Future Improvements
-----------------------------
1.  Move the core functionality of this program into a shared library.
2.  Consider adding options for displaying other BIOS-provided information
    such as the MP table, ACPI table, PCI IRQ routing table, etc.