71f846c137
the system automatically unless software resets the timer periodically. The extra reboot extends boot time by several seconds. The attached patch adds a function to the Intel 3100 southbridge code that halts the TCO timer, thus preventing this extra reboot, and calls the function early in the boot process on the Mt. Arvon board. It also fixes a bug in the LPC device initialization -- the ACPI BAR enable flag is bit 7, not bit 4. Signed-off-by: Ed Swierk <eswierk@arastra.com> Acked-by: Uwe Hermann <uwe@hermann-uwe.de> git-svn-id: svn://svn.coreboot.org/coreboot/trunk@3198 2b7e53f0-3cfb-0310-b3e9-8179ed1497e1 |
||
---|---|---|
.. | ||
arch | ||
boot | ||
config | ||
console | ||
cpu | ||
devices | ||
drivers | ||
include | ||
lib | ||
mainboard | ||
northbridge | ||
pc80 | ||
pmc/altimus/mpc7410 | ||
ram | ||
sdram | ||
southbridge | ||
stream | ||
superio |