96195eeb71
This patch aligns tegra132 to the new SoC header include scheme. Also alphabetized headers in affected files since we touch them anyway. BUG=None TEST=Tested with whole series. Compiled Rush_Ryu. Change-Id: I5cdf4008a65db84f15c937ef53aab5e4d3ef24c4 Signed-off-by: Patrick Georgi <pgeorgi@chromium.org> Original-Commit-Id: d5c5c63d7b6399d3eb8a211b15d47829fe93a591 Original-Change-Id: Ifafd4d42d4fb04a1c37e8a5f23877c2b550cf44c Original-Signed-off-by: Julius Werner <jwerner@chromium.org> Original-Reviewed-on: https://chromium-review.googlesource.com/224505 Original-Reviewed-by: Aaron Durbin <adurbin@chromium.org> Reviewed-on: http://review.coreboot.org/9369 Tested-by: build bot (Jenkins) Reviewed-by: Stefan Reinauer <stefan.reinauer@coreboot.org>
55 lines
1.6 KiB
C
55 lines
1.6 KiB
C
/*
|
|
* This file is part of the coreboot project.
|
|
*
|
|
* Copyright 2014 Google Inc.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License as published by
|
|
* the Free Software Foundation; version 2 of the License.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program; if not, write to the Free Software
|
|
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
|
*/
|
|
|
|
#ifndef __MAINBOARD_GOOGLE_RUSH_RYU_GPIO_H__
|
|
#define __MAINBOARD_GOOGLE_RUSH_RYU_GPIO_H__
|
|
|
|
#include <soc/gpio.h>
|
|
|
|
/* Board ID definitions. */
|
|
enum {
|
|
BOARD_ID_PROTO_0 = 0,
|
|
BOARD_ID_PROTO_1 = 1,
|
|
BOARD_ID_EVT = 2,
|
|
BOARD_ID_DVT = 3,
|
|
BOARD_ID_PVT = 4,
|
|
BOARD_ID_MP = 5,
|
|
};
|
|
|
|
enum {
|
|
/* Board ID related GPIOS. */
|
|
BD_ID0 = GPIO(Q3),
|
|
BD_ID1 = GPIO(Q4),
|
|
/* LTE modem related GPIOs */
|
|
MODEM_RESET = GPIO(S3),
|
|
MODEM_PWR_ON = GPIO(S4),
|
|
MDM_DET = GPIO(V1),
|
|
/* Warm reset */
|
|
AP_SYS_RESET_L = GPIO(I5),
|
|
/* Write Protect */
|
|
SPI_1V8_WP_L = GPIO(R1),
|
|
WRITE_PROTECT_L = SPI_1V8_WP_L,
|
|
WRITE_PROTECT_L_INDEX = GPIO_R1_INDEX,
|
|
/* Power Button -- actually active high, but the net names are off. */
|
|
BTN_AP_PWR_L = GPIO(Q0),
|
|
POWER_BUTTON = BTN_AP_PWR_L,
|
|
POWER_BUTTON_INDEX = GPIO_Q0_INDEX,
|
|
};
|
|
|
|
#endif /* __MAINBOARD_GOOGLE_RUSH_RYU_GPIO_H__ */
|