coreboot-kgpe-d16/src/vendorcode/intel
Jonathan Zhang d5f24dd99b vendorcode/intel/fsp/fsp2_0/CPX-SP: update to ww34 release and adapt soc
Intel CPX-SP FSP ww34 release added some features:
a. change DDR frequency limit.
b. define MRC debug message verbosity level.
c. enable/disablee of PCH DCI.

In addition, there are some changes to HOB data structures.

Update UPD and HOB header files and adapt soc accordingly.

TESTED=booted on YV3 DVT to target OS command line. Also rebooted okay.

Signed-off-by: Jonathan Zhang <jonzhang@fb.com>
Change-Id: Iadbf5dc850c445f988bc7f07a24165abed2298c8
Reviewed-on: https://review.coreboot.org/c/coreboot/+/44685
Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net>
Reviewed-by: Angel Pons <th3fanbus@gmail.com>
Reviewed-by: Christian Walter <christian.walter@9elements.com>
Reviewed-by: Johnny Lin <Johnny_Lin@wiwynn.com>
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
2020-08-28 17:44:46 +00:00
..
edk2 edk2-stable202005/IntelFsp2Pkg: Add FSP*_ARCH_UPD. 2020-08-24 09:15:27 +00:00
fsp vendorcode/intel/fsp/fsp2_0/CPX-SP: update to ww34 release and adapt soc 2020-08-28 17:44:46 +00:00
Kconfig vendorcode/intel: Add edk2-stable202005 support 2020-06-25 11:57:06 +00:00
Makefile.inc vendorcode/intel: Add edk2-stable202005 support 2020-06-25 11:57:06 +00:00