coreboot-kgpe-d16/3rdparty
Arthur Heymans 01c83a2e99 3rdparty/blobs: Update submodule, SNB improvements
The sandybridge systemagent-r6 blob is modified:
- To be more flexible about the location of the stack w.r.t. the heap
- Place the MRC pool right below the MRC_VAR region
- to work with the same DCACHE_RAM_BASE from the native raminit (could
  make the CAR linker symbols easily compatible if desired)

This allows CAR setup compatibility between mrc.bin and native
bootpath and also allows for BIOS/memory mappeds region larger than
8MB.

This changes the semantics of CONFIG_DACHE_RAM_MRC_VAR_SIZE to also
include the pool on top of MRC_VAR region.

TESTED on T520 (boots and resumes from S3 with mrc.bin).

Change-Id: I17d240656575b69a24718d90e4f2d2b7339d05a7
Signed-off-by: Arthur Heymans <arthur@aheymans.xyz>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/33228
Reviewed-by: Kyösti Mälkki <kyosti.malkki@gmail.com>
Reviewed-by: Angel Pons <th3fanbus@gmail.com>
Reviewed-by: Nico Huber <nico.h@gmx.de>
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
2019-06-17 08:15:04 +00:00
..
arm-trusted-firmware@693e278e30 Update arm-trusted-firmware submodule to current upstream master 2018-02-02 22:18:49 +00:00
blobs@d7600dd871 3rdparty/blobs: Update submodule, SNB improvements 2019-06-17 08:15:04 +00:00
chromeec@11bd4c0f4d 3rdparty/chromeec: Update to latest master 2018-05-23 12:02:58 +00:00
fsp@1d2b7e1a94 3rdparty/fsp: Update submodule pointer to upstream master 2019-04-25 15:52:53 +00:00
libgfxinit@b3b9fa34bb 3rdparty/libgfxinit: Update for runtime CPU detection 2019-05-12 15:02:23 +00:00
libhwbase@bd0ed91cb9 3rdparty/libhwbase: Update to current master 2019-05-12 15:02:16 +00:00
opensbi@804b997ed4 3rdparty/opensbi: Add submodule 2019-04-24 08:46:25 +00:00
vboot@dac763c782 3rdparty: Uprev vboot submodule to upstream master 2019-05-13 09:32:04 +00:00