45ce5d8973
Change-Id: I1112aa4635a3cf3ac1c0a0834317983b4e18135a Signed-off-by: Elyes HAOUAS <ehaouas@noos.fr> Reviewed-on: https://review.coreboot.org/c/coreboot/+/50172 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Angel Pons <th3fanbus@gmail.com>
158 lines
3.9 KiB
C
158 lines
3.9 KiB
C
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
|
|
#include <console/console.h>
|
|
#include <device/pci.h>
|
|
#include <cpu/x86/lapic.h>
|
|
#include <cpu/x86/mp.h>
|
|
#include <cpu/x86/msr.h>
|
|
#include <cpu/intel/smm_reloc.h>
|
|
#include <cpu/intel/turbo.h>
|
|
#include <cpu/intel/common/common.h>
|
|
#include <fsp/api.h>
|
|
#include <intelblocks/cpulib.h>
|
|
#include <intelblocks/mp_init.h>
|
|
#include <intelblocks/msr.h>
|
|
#include <soc/cpu.h>
|
|
#include <soc/msr.h>
|
|
#include <soc/pci_devs.h>
|
|
#include <soc/soc_chip.h>
|
|
|
|
static void soc_fsp_load(void)
|
|
{
|
|
fsps_load();
|
|
}
|
|
|
|
static void configure_misc(void)
|
|
{
|
|
msr_t msr;
|
|
|
|
config_t *conf = config_of_soc();
|
|
|
|
msr = rdmsr(IA32_MISC_ENABLE);
|
|
msr.lo |= (1 << 0); /* Fast String enable */
|
|
msr.lo |= (1 << 3); /* TM1/TM2/EMTTM enable */
|
|
wrmsr(IA32_MISC_ENABLE, msr);
|
|
|
|
/* Set EIST status */
|
|
cpu_set_eist(conf->eist_enable);
|
|
|
|
/* Disable Thermal interrupts */
|
|
msr.lo = 0;
|
|
msr.hi = 0;
|
|
wrmsr(IA32_THERM_INTERRUPT, msr);
|
|
|
|
/* Enable package critical interrupt only */
|
|
msr.lo = 1 << 4;
|
|
msr.hi = 0;
|
|
wrmsr(IA32_PACKAGE_THERM_INTERRUPT, msr);
|
|
|
|
/* Enable PROCHOT */
|
|
msr = rdmsr(MSR_POWER_CTL);
|
|
msr.lo |= (1 << 0); /* Enable Bi-directional PROCHOT as an input*/
|
|
msr.lo |= (1 << 23); /* Lock it */
|
|
wrmsr(MSR_POWER_CTL, msr);
|
|
}
|
|
|
|
static void configure_c_states(void)
|
|
{
|
|
msr_t msr;
|
|
|
|
/* C-state Interrupt Response Latency Control 1 - package C6/C7 short */
|
|
msr.hi = 0;
|
|
msr.lo = IRTL_VALID | IRTL_32768_NS | C_STATE_LATENCY_CONTROL_1_LIMIT;
|
|
wrmsr(MSR_C_STATE_LATENCY_CONTROL_1, msr);
|
|
|
|
/* C-state Interrupt Response Latency Control 2 - package C6/C7 long */
|
|
msr.hi = 0;
|
|
msr.lo = IRTL_VALID | IRTL_32768_NS | C_STATE_LATENCY_CONTROL_2_LIMIT;
|
|
wrmsr(MSR_C_STATE_LATENCY_CONTROL_2, msr);
|
|
|
|
/* C-state Interrupt Response Latency Control 3 - package C8 */
|
|
msr.hi = 0;
|
|
msr.lo = IRTL_VALID | IRTL_32768_NS |
|
|
C_STATE_LATENCY_CONTROL_3_LIMIT;
|
|
wrmsr(MSR_C_STATE_LATENCY_CONTROL_3, msr);
|
|
|
|
/* C-state Interrupt Response Latency Control 4 - package C9 */
|
|
msr.hi = 0;
|
|
msr.lo = IRTL_VALID | IRTL_32768_NS |
|
|
C_STATE_LATENCY_CONTROL_4_LIMIT;
|
|
wrmsr(MSR_C_STATE_LATENCY_CONTROL_4, msr);
|
|
|
|
/* C-state Interrupt Response Latency Control 5 - package C10 */
|
|
msr.hi = 0;
|
|
msr.lo = IRTL_VALID | IRTL_32768_NS |
|
|
C_STATE_LATENCY_CONTROL_5_LIMIT;
|
|
wrmsr(MSR_C_STATE_LATENCY_CONTROL_5, msr);
|
|
}
|
|
|
|
/* All CPUs including BSP will run the following function. */
|
|
void soc_core_init(struct device *cpu)
|
|
{
|
|
/* Clear out pending MCEs */
|
|
/* TODO(adurbin): This should only be done on a cold boot. Also, some
|
|
* of these banks are core vs package scope. For now every CPU clears
|
|
* every bank. */
|
|
mca_configure();
|
|
|
|
/* Enable the local CPU apics */
|
|
enable_lapic_tpr();
|
|
setup_lapic();
|
|
|
|
/* Configure c-state interrupt response time */
|
|
configure_c_states();
|
|
|
|
/* Configure Enhanced SpeedStep and Thermal Sensors */
|
|
configure_misc();
|
|
|
|
enable_pm_timer_emulation();
|
|
|
|
/* Enable Direct Cache Access */
|
|
configure_dca_cap();
|
|
|
|
/* Set energy policy */
|
|
set_energy_perf_bias(ENERGY_POLICY_NORMAL);
|
|
|
|
/* Enable Turbo */
|
|
enable_turbo();
|
|
}
|
|
|
|
static void per_cpu_smm_trigger(void)
|
|
{
|
|
/* Relocate the SMM handler. */
|
|
smm_relocate();
|
|
}
|
|
|
|
static void post_mp_init(void)
|
|
{
|
|
/* Set Max Ratio */
|
|
cpu_set_max_ratio();
|
|
|
|
/*
|
|
* Now that all APs have been relocated as well as the BSP let SMIs
|
|
* start flowing.
|
|
*/
|
|
global_smi_enable();
|
|
}
|
|
|
|
static const struct mp_ops mp_ops = {
|
|
/*
|
|
* Skip Pre MP init MTRR programming as MTRRs are mirrored from BSP,
|
|
* that are set prior to ramstage.
|
|
* Real MTRRs programming are being done after resource allocation.
|
|
*/
|
|
.pre_mp_init = soc_fsp_load,
|
|
.get_cpu_count = get_cpu_count,
|
|
.get_smm_info = smm_info,
|
|
.get_microcode_info = get_microcode_info,
|
|
.pre_mp_smm_init = smm_initialize,
|
|
.per_cpu_smm_trigger = per_cpu_smm_trigger,
|
|
.relocation_handler = smm_relocation_handler,
|
|
.post_mp_init = post_mp_init,
|
|
};
|
|
|
|
void soc_init_cpus(struct bus *cpu_bus)
|
|
{
|
|
if (mp_init_with_smm(cpu_bus, &mp_ops))
|
|
printk(BIOS_ERR, "MP initialization failure.\n");
|
|
}
|