39 lines
3.2 KiB
TeX
39 lines
3.2 KiB
TeX
\babel@toc {english}{}\relax
|
|
\contentsline {chapter}{Abstract}{4}{chapter*.1}%
|
|
\contentsline {chapter}{\numberline {1}Introduction to firmware and BIOS evolution}{5}{chapter.1}%
|
|
\contentsline {section}{\numberline {1.1}Historical context of BIOS}{5}{section.1.1}%
|
|
\contentsline {subsection}{\numberline {1.1.1}Definition and origin}{5}{subsection.1.1.1}%
|
|
\contentsline {subsection}{\numberline {1.1.2}Functionalities and limitations}{6}{subsection.1.1.2}%
|
|
\contentsline {section}{\numberline {1.2}Modern BIOS and UEFI}{7}{section.1.2}%
|
|
\contentsline {subsection}{\numberline {1.2.1}Transition from traditional BIOS to UEFI (Unified Extensible Firmware Interface)}{7}{subsection.1.2.1}%
|
|
\contentsline {subsection}{\numberline {1.2.2}An other way with \textit {coreboot}}{7}{subsection.1.2.2}%
|
|
\contentsline {section}{\numberline {1.3}Shift in firmware responsibilities}{9}{section.1.3}%
|
|
\contentsline {chapter}{\numberline {2}Characteristics of ASUS KGPE-D16 mainboard}{10}{chapter.2}%
|
|
\contentsline {section}{\numberline {2.1}Overview of ASUS KGPE-D16 hardware}{11}{section.2.1}%
|
|
\contentsline {section}{\numberline {2.2}Chipset}{12}{section.2.2}%
|
|
\contentsline {section}{\numberline {2.3}Processors}{14}{section.2.3}%
|
|
\contentsline {section}{\numberline {2.4}Baseboard Management Controller}{15}{section.2.4}%
|
|
\contentsline {chapter}{\numberline {3}Key components in modern firmware}{16}{chapter.3}%
|
|
\contentsline {section}{\numberline {3.1}General structure of coreboot}{16}{section.3.1}%
|
|
\contentsline {subsection}{\numberline {3.1.1}Bootblock stage}{17}{subsection.3.1.1}%
|
|
\contentsline {subsection}{\numberline {3.1.2}Romstage}{17}{subsection.3.1.2}%
|
|
\contentsline {subsection}{\numberline {3.1.3}Ramstage}{18}{subsection.3.1.3}%
|
|
\contentsline {subsection}{\numberline {3.1.4}Payload}{18}{subsection.3.1.4}%
|
|
\contentsline {section}{\numberline {3.2}Advanced Configuration and Power Interface}{18}{section.3.2}%
|
|
\contentsline {section}{\numberline {3.3}System Management Mode}{19}{section.3.3}%
|
|
\contentsline {section}{\numberline {3.4}AMD Platform Security Processor and Intel Management Engine}{19}{section.3.4}%
|
|
\contentsline {chapter}{\numberline {4}Memory initialization and training algorithms}{21}{chapter.4}%
|
|
\contentsline {section}{\numberline {4.1}Importance of memory initialization}{21}{section.4.1}%
|
|
\contentsline {section}{\numberline {4.2}Memory training algorithms}{21}{section.4.2}%
|
|
\contentsline {section}{\numberline {4.3}Practical examples}{21}{section.4.3}%
|
|
\contentsline {chapter}{\numberline {5}Firmware and hardware virtualization}{23}{chapter.5}%
|
|
\contentsline {section}{\numberline {5.1}Introduction to hardware virtualization}{23}{section.5.1}%
|
|
\contentsline {section}{\numberline {5.2}Role of BIOS/UEFI in virtualization}{23}{section.5.2}%
|
|
\contentsline {section}{\numberline {5.3}Security and freedom considerations}{23}{section.5.3}%
|
|
\contentsline {section}{\numberline {5.4}Future trends in firmware and virtualization}{23}{section.5.4}%
|
|
\contentsline {chapter}{Conclusion}{24}{chapter*.2}%
|
|
\contentsline {section}{\numberline {5.5}Summary of key points}{24}{section.5.5}%
|
|
\contentsline {section}{\numberline {5.6}Call for action}{24}{section.5.6}%
|
|
\contentsline {chapter}{Bibliography}{25}{section.5.6}%
|
|
\contentsline {chapter}{GNU Free Documentation License}{30}{chapter*.4}%
|