2018-10-17 08:25:01 +02:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2018 Intel Corp.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; version 2 of the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <bootstate.h>
|
|
|
|
#include <chip.h>
|
|
|
|
#include <console/console.h>
|
|
|
|
#include <device/device.h>
|
|
|
|
#include <device/pci_ops.h>
|
|
|
|
#include <intelblocks/pmc.h>
|
|
|
|
#include <intelblocks/pmclib.h>
|
|
|
|
#include <intelblocks/rtc.h>
|
|
|
|
#include <soc/pci_devs.h>
|
|
|
|
#include <soc/pm.h>
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Set which power state system will be after reapplying
|
|
|
|
* the power (from G3 State)
|
|
|
|
*/
|
|
|
|
static void pmc_set_afterg3(struct device *dev, int s5pwr)
|
|
|
|
{
|
|
|
|
uint8_t reg8;
|
2019-01-16 04:06:09 +01:00
|
|
|
uint8_t *pmcbase = pmc_mmio_regs();
|
2018-10-17 08:25:01 +02:00
|
|
|
|
2019-01-16 04:06:09 +01:00
|
|
|
reg8 = read8(pmcbase + GEN_PMCON_A);
|
2018-10-17 08:25:01 +02:00
|
|
|
|
|
|
|
switch (s5pwr) {
|
|
|
|
case MAINBOARD_POWER_STATE_OFF:
|
|
|
|
reg8 |= 1;
|
|
|
|
break;
|
|
|
|
case MAINBOARD_POWER_STATE_ON:
|
|
|
|
reg8 &= ~1;
|
|
|
|
break;
|
|
|
|
case MAINBOARD_POWER_STATE_PREVIOUS:
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2019-01-16 04:06:09 +01:00
|
|
|
write8(pmcbase + GEN_PMCON_A, reg8);
|
2018-10-17 08:25:01 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Set PMC register to know which state system should be after
|
|
|
|
* power reapplied
|
|
|
|
*/
|
|
|
|
void pmc_soc_restore_power_failure(void)
|
|
|
|
{
|
2018-11-17 23:43:24 +01:00
|
|
|
pmc_set_afterg3(PCH_DEV_PMC, CONFIG_MAINBOARD_POWER_FAILURE_STATE);
|
2018-10-17 08:25:01 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static void config_deep_sX(uint32_t offset, uint32_t mask, int sx, int enable)
|
|
|
|
{
|
|
|
|
uint32_t reg;
|
|
|
|
uint8_t *pmcbase = pmc_mmio_regs();
|
|
|
|
|
|
|
|
printk(BIOS_DEBUG, "%sabling Deep S%c\n",
|
|
|
|
enable ? "En" : "Dis", sx + '0');
|
|
|
|
reg = read32(pmcbase + offset);
|
|
|
|
if (enable)
|
|
|
|
reg |= mask;
|
|
|
|
else
|
|
|
|
reg &= ~mask;
|
|
|
|
write32(pmcbase + offset, reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void config_deep_s5(int on_ac, int on_dc)
|
|
|
|
{
|
|
|
|
/* Treat S4 the same as S5. */
|
|
|
|
config_deep_sX(S4_PWRGATE_POL, S4AC_GATE_SUS, 4, on_ac);
|
|
|
|
config_deep_sX(S4_PWRGATE_POL, S4DC_GATE_SUS, 4, on_dc);
|
|
|
|
config_deep_sX(S5_PWRGATE_POL, S5AC_GATE_SUS, 5, on_ac);
|
|
|
|
config_deep_sX(S5_PWRGATE_POL, S5DC_GATE_SUS, 5, on_dc);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void config_deep_s3(int on_ac, int on_dc)
|
|
|
|
{
|
|
|
|
config_deep_sX(S3_PWRGATE_POL, S3AC_GATE_SUS, 3, on_ac);
|
|
|
|
config_deep_sX(S3_PWRGATE_POL, S3DC_GATE_SUS, 3, on_dc);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void config_deep_sx(uint32_t deepsx_config)
|
|
|
|
{
|
|
|
|
uint32_t reg;
|
|
|
|
uint8_t *pmcbase = pmc_mmio_regs();
|
|
|
|
|
|
|
|
reg = read32(pmcbase + DSX_CFG);
|
|
|
|
reg &= ~DSX_CFG_MASK;
|
|
|
|
reg |= deepsx_config;
|
|
|
|
write32(pmcbase + DSX_CFG, reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void pch_power_options(struct device *dev)
|
|
|
|
{
|
|
|
|
const char *state;
|
|
|
|
|
2018-11-17 23:43:24 +01:00
|
|
|
const int pwr_on = CONFIG_MAINBOARD_POWER_FAILURE_STATE;
|
2018-10-17 08:25:01 +02:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Which state do we want to goto after g3 (power restored)?
|
|
|
|
* 0 == S5 Soft Off
|
|
|
|
* 1 == S0 Full On
|
|
|
|
* 2 == Keep Previous State
|
|
|
|
*/
|
|
|
|
switch (pwr_on) {
|
|
|
|
case MAINBOARD_POWER_STATE_OFF:
|
|
|
|
state = "off";
|
|
|
|
break;
|
|
|
|
case MAINBOARD_POWER_STATE_ON:
|
|
|
|
state = "on";
|
|
|
|
break;
|
|
|
|
case MAINBOARD_POWER_STATE_PREVIOUS:
|
|
|
|
state = "state keep";
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
state = "undefined";
|
|
|
|
}
|
|
|
|
pmc_set_afterg3(dev, pwr_on);
|
|
|
|
printk(BIOS_INFO, "Set power %s after power failure.\n", state);
|
|
|
|
|
|
|
|
/* Set up GPE configuration. */
|
|
|
|
pmc_gpe_init();
|
|
|
|
}
|
|
|
|
|
|
|
|
static void pmc_init(void *unused)
|
|
|
|
{
|
|
|
|
struct device *dev = PCH_DEV_PMC;
|
|
|
|
config_t *config = dev->chip_info;
|
|
|
|
|
|
|
|
rtc_init();
|
|
|
|
|
|
|
|
/* Initialize power management */
|
|
|
|
pch_power_options(dev);
|
|
|
|
|
|
|
|
pmc_set_acpi_mode();
|
|
|
|
|
|
|
|
config_deep_s3(config->deep_s3_enable_ac, config->deep_s3_enable_dc);
|
|
|
|
config_deep_s5(config->deep_s5_enable_ac, config->deep_s5_enable_dc);
|
|
|
|
config_deep_sx(config->deep_sx_config);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Initialize PMC controller.
|
|
|
|
*
|
|
|
|
* PMC controller gets hidden from PCI bus during FSP-Silicon init call.
|
|
|
|
* Hence PCI enumeration can't be used to initialize bus device and
|
|
|
|
* allocate resources.
|
|
|
|
*/
|
|
|
|
BOOT_STATE_INIT_ENTRY(BS_DEV_INIT_CHIPS, BS_ON_EXIT, pmc_init, NULL);
|