2003-11-22 16:15:47 +01:00
%
% This document is released under the GPL
2009-04-21 23:45:11 +02:00
% Initially written by Stefan Reinauer, <stepan@coresystems.de>
2010-04-27 08:56:47 +02:00
%
2003-11-22 16:15:47 +01:00
\documentclass [titlepage,12pt] { article}
\usepackage { a4}
\usepackage { graphicx}
\usepackage { url}
\usepackage [pdftex] { hyperref}
% \usepackage{makeidx}
% \makeindex
\hypersetup {
urlbordercolor={ 1 1 1} ,
menubordercolor={ 1 1 1} ,
linkbordercolor={ 1 1 1} ,
colorlinks=false,
% pdfpagemode=None, % PDF-Viewer starts without TOC
% pdfstartview=FitH,
2009-04-21 23:45:11 +02:00
pdftitle={ coreboot on AMD64} ,
2003-11-22 16:15:47 +01:00
pdfauthor={ Stefan Reinauer} ,
2009-04-21 23:45:11 +02:00
pdfsubject={ coreboot configuration and build process} ,
pdfkeywords={ coreboot, Opteron, AMD64, configuration, Build}
2003-11-22 16:15:47 +01:00
}
% \newcommand{\sh}[1]{\begin{verbatim}\texttt{#1}\end{verbatim}}
% \newcommand{\prog}[1]{\textit{#1}}
\setlength { \parindent } { 0pt}
2009-04-21 23:45:11 +02:00
\title { coreboot on AMD64}
\author { Stefan Reinauer $ < $ stepan@coresystems.de$ > $ }
\date { April 19th, 2009}
2003-11-22 16:15:47 +01:00
\begin { document}
\maketitle
2010-04-27 08:56:47 +02:00
\thispagestyle { empty}
2003-11-22 16:15:47 +01:00
\tableofcontents
\newpage
%
% 1 Abstract
%
\section { Abstract}
2009-04-21 23:45:11 +02:00
This document targets porting coreboot to new mainboards and creating
custom firmware images using coreboot. It describes how to build
coreboot images for the AMD64 platform, including hypertransport
2003-11-22 16:15:47 +01:00
configuration and pertinent utilities. If you are missing information or
find errors in the following descriptions, contact
2009-04-21 23:45:11 +02:00
\href { mailto:stepan@coresystems.de} { \textit { Stefan Reinauer $ < $ stepan@coresystems.de$ > $ } }
2003-11-22 16:15:47 +01:00
%
2004-02-10 18:30:04 +01:00
% 2 Changes
%
\section { Changes}
\begin { itemize}
2009-04-21 23:45:11 +02:00
\item 2009/04/19 replace LinuxBIOS with coreboot
2004-06-02 13:25:31 +02:00
\item 2004/06/02 url and language fixes from Ken Fuchs $ < $ kfuchs@winternet.com$ > $
2004-02-10 18:30:04 +01:00
\item 2004/02/10 acpi and option rom updates
2010-04-27 08:56:47 +02:00
\item 2003/11/18 initial release
2004-02-10 18:30:04 +01:00
\end { itemize}
%
2009-04-21 23:45:11 +02:00
% 3 What is coreboot
2003-11-22 16:15:47 +01:00
%
2009-04-21 23:45:11 +02:00
\section { What is coreboot?}
2003-11-22 16:15:47 +01:00
2010-04-27 08:56:47 +02:00
coreboot aims to replace the normal BIOS found on x86, AMD64, PPC,
2009-04-21 23:45:11 +02:00
Alpha, and other machines with a Linux kernel that can boot Linux from a cold
start. The startup code of an average coreboot port is about 500 lines of
assembly and 5000 lines of C. It executes 16 instructions to get into 32bit
protected mode and then performs DRAM and other hardware initializations
2003-11-22 16:15:47 +01:00
required before Linux can take over.
The projects primary motivation initially was maintenance of large
clusters. Not surprisingly interest and contributions have come from
people with varying backgrounds. Nowadays a large and growing number of
2009-04-21 23:45:11 +02:00
Systems can be booted with coreboot, including embedded systems,
2003-11-22 16:15:47 +01:00
Desktop PCs and Servers.
%
2004-02-10 18:30:04 +01:00
% 4 Build Requirements
2003-11-22 16:15:47 +01:00
%
\section { Build Requirements}
2009-04-21 23:45:11 +02:00
To build coreboot for AMD64 from the sources you need a recent Linux
2003-11-22 16:15:47 +01:00
system for x86 or AMD64. SUSE Linux 8.2 or 9.0 are known to work fine.
The following toolchain is recommended:
\begin { itemize}
\item GCC 3.3.1
\item binutils 2.14.90.0.5
\item Python 2.3
\item CVS 1.11.6
\end { itemize}
\textbf { NOTE:} Later versions should also work. Prior versions might lead to problems.
\newpage
%
2004-02-10 18:30:04 +01:00
% 5 Getting the Sources
2003-11-22 16:15:47 +01:00
%
\section { Getting the Sources}
2009-04-21 23:45:11 +02:00
The latest coreboot sources are available via subversion. The subversion
repository is maintained at SourceForge.net (the project name is
\emph { FreeBIOS} ). First you should create a directory for your
coreboot trees:
2004-06-02 13:25:31 +02:00
{ \small
\begin { verbatim}
2009-04-21 23:45:11 +02:00
$ mkdir coreboot
$ cd coreboot
2004-06-02 13:25:31 +02:00
\end { verbatim}
}
2009-04-21 23:45:11 +02:00
You can get the entire source tree via SVN:
2003-11-22 16:15:47 +01:00
2010-04-27 08:56:47 +02:00
{ \small
2003-11-22 16:15:47 +01:00
\begin { verbatim}
2009-04-21 23:45:11 +02:00
$ svn co svn: / / coreboot.org / repos / trunk / coreboot - v 2
2003-11-22 16:15:47 +01:00
\end { verbatim}
}
Once the source tree is checked out, it can be updated with:
{ \small
\begin { verbatim}
2009-04-21 23:45:11 +02:00
% svn update
2003-11-22 16:15:47 +01:00
\end { verbatim}
}
2009-04-21 23:45:11 +02:00
For the case your corporate firewall blocks port 3690 (subversion) we set up a
snapshot site that keeps the last few hundred source code revisions. It
is available at \url { http://qa.coreboot.org/} .
Due to major structural enhancements to \hbox { coreboot} , AMD64 support
is only available in the \texttt { coreboot-v2} tree. This tree reflects (as
of November 2003) coreboot version 1.1.5 and will lead to coreboot 2.0
2010-04-27 08:56:47 +02:00
when finished. Most x86 hardware is currently only supported by the
2009-04-21 23:45:11 +02:00
coreboot 1.0 tree.
2003-11-22 16:15:47 +01:00
%
2009-04-21 23:45:11 +02:00
% 6 coreboot configuration overview
2003-11-22 16:15:47 +01:00
%
2009-04-21 23:45:11 +02:00
\section { coreboot configuration overview}
To support a large variety of existing hardware coreboot allows for a
2003-11-22 16:15:47 +01:00
lot of configuration options that can be tweaked in several ways:
\begin { itemize}
2010-04-27 08:56:47 +02:00
\item
2003-11-22 16:15:47 +01:00
Firmware image specific configuration options can be set in the image
configuration file which is usually found in
2009-04-21 23:45:11 +02:00
\texttt { coreboot-v2/targets/$ < $ vendor$ > $ /$ < $ mainboard$ > $ /} . Such
2003-11-22 16:15:47 +01:00
options are the default amount of output verbosity during bootup, image
size, use of fallback mechanisms, firmware image size and payloads
(Linux Kernel, Bootloader...) The default configuration file name is
2009-04-21 23:45:11 +02:00
\texttt { Config.lb} , but coreboot allows multiple configurations to
2003-11-22 16:15:47 +01:00
reside in that directory.
2004-06-02 13:25:31 +02:00
\item Mainboard specific configuration options can be set in the
mainboard configuration file placed in
2009-04-21 23:45:11 +02:00
\texttt { coreboot-v2/src/mainboard/$ < $ vendor$ > $ /$ < $ mainboard$ > $ } . The
2004-06-02 13:25:31 +02:00
mainboard configuration file is always called \texttt { Config.lb} . It
contains information on the onboard components of the mainboard like
2003-11-22 16:15:47 +01:00
CPU type, northbridge, southbridge, hypertransport configuration and
SuperIO configuration. This configuration file also allows to include
2009-04-21 23:45:11 +02:00
addon code to hook into the coreboot initialization mechanism at
2003-11-22 16:15:47 +01:00
basically any point.
\end { itemize}
This document describes different approaches of changing and configuring the
2009-04-21 23:45:11 +02:00
coreboot source tree when building for AMD64.
2003-11-22 16:15:47 +01:00
2004-02-10 18:30:04 +01:00
%
2009-04-21 23:45:11 +02:00
% 7 Building coreboot
2004-02-10 18:30:04 +01:00
%
2009-04-21 23:45:11 +02:00
\section { Building coreboot}
One of the design goals for building coreboot was to keep object files
2004-06-02 13:25:31 +02:00
out of the source tree in a separate place. This is mandatory for
2009-04-21 23:45:11 +02:00
building parallel coreboot images for several distinct mainboards
and/or platforms. Therefore building coreboot consists of two steps:
2003-11-22 16:15:47 +01:00
\begin { itemize}
\item
creating a build tree which holds all files automatically created by the
configuration utility and the object files
\item
2009-04-21 23:45:11 +02:00
compiling the coreboot code and creating a flashable firmware image.
2003-11-22 16:15:47 +01:00
\end { itemize}
The first of these two steps is accomplished by the \texttt { buildtarget}
2009-04-21 23:45:11 +02:00
script found in \texttt { coreboot-v2/targets/} . To build coreboot for
2004-06-02 13:25:31 +02:00
instance for the AMD Solo Athlon64 mainboard enter:
2003-11-22 16:15:47 +01:00
\begin { verbatim}
2009-04-21 23:45:11 +02:00
% cd coreboot-v2/targets
2003-11-22 16:15:47 +01:00
% ./buildtarget amd/solo
\end { verbatim}
This will create a directory containing a Makefile and other software
components needed for this build. The directory name is defined in the
firmware image specific configuration file. In the case of AMD's Solo
2010-04-27 08:56:47 +02:00
mainboard the default directory resides in
2009-04-21 23:45:11 +02:00
\texttt { coreboot-v2/targets/amd/solo/solo} . To build the coreboot image, do
2003-11-22 16:15:47 +01:00
\begin { verbatim}
% cd amd/solo/solo
% make
\end { verbatim}
2009-04-21 23:45:11 +02:00
The coreboot image filename is specified in the firmware image specific
2004-06-02 13:25:31 +02:00
configuration file. The default filename for AMD's Solo mainboard is
2003-11-22 16:15:47 +01:00
\texttt { solo.rom} .
2004-02-10 18:30:04 +01:00
%
2009-04-21 23:45:11 +02:00
% 8 Programming coreboot to flash memory
2004-02-10 18:30:04 +01:00
%
2009-04-21 23:45:11 +02:00
\section { Programming coreboot to flash memory}
The image resulting from a coreboot build can be directly programmed to
2003-11-22 16:15:47 +01:00
a flash device, either using a hardware flash programmer or by using the
Linux flash driver devbios or mtd. This document assumes that you use a
hardware flash programmer. If you are interested in doing in-system
software flash programming, find detailed information:
\begin { itemize}
\item \url { http://www.openbios.org/development/devbios.html} (/dev/bios)
2004-06-02 13:25:31 +02:00
\item \url { http://www.linux-mtd.infradead.org/} (Memory Technology Device Subsystem MTD)
2003-11-22 16:15:47 +01:00
\end { itemize}
\newpage
2004-02-10 18:30:04 +01:00
%
2009-04-21 23:45:11 +02:00
% 9 coreboot configuration
2004-02-10 18:30:04 +01:00
%
2009-04-21 23:45:11 +02:00
\section { coreboot configuration}
The following chapters will cope with configuring coreboot. All
2003-11-22 16:15:47 +01:00
configuration files share some basic rules
\begin { itemize}
\item
2009-04-21 23:45:11 +02:00
The default configuration file name in coreboot is \texttt { Config.lb} .
2010-04-27 08:56:47 +02:00
\item
2003-11-22 16:15:47 +01:00
All variables used in a configuration file have to be declared in this
file with \texttt { uses VARNAME} before usage.
\item
Comments can be added on a new line by using the comment identifier
\texttt { \# } at the beginning of the line.
\item
2009-04-21 23:45:11 +02:00
coreboot distinguishes between statements and options. Statements cause
the coreboot configuration mechanism to act, whereas options set
2003-11-22 16:15:47 +01:00
variables that are used by the build scripts or source code.
2010-04-27 08:56:47 +02:00
\item
2004-06-02 13:25:31 +02:00
Default configuration values can be set in the mainboard configuration
2003-11-22 16:15:47 +01:00
files (keyword default)
2010-04-27 08:56:47 +02:00
\item
2003-11-22 16:15:47 +01:00
Option overrides to the default configuration can only be specified in
the build target configuration file
2010-04-27 08:56:47 +02:00
\texttt { coreboot-v2/targets/$ < $ vendor$ > $ /$ < $ mainboard$ > $ /Config.lb}
2003-11-22 16:15:47 +01:00
(keyword option)
\end { itemize}
\subsection { Common Configuration Statements}
\begin { itemize}
\item \begin { verbatim} uses\end { verbatim}
All local configuration variables have to be declared before they can be
used. Example:
\begin { verbatim}
2009-06-30 17:17:49 +02:00
uses CONFIG_ ROM_ IMAGE_ SIZE
2003-11-22 16:15:47 +01:00
\end { verbatim}
\textbf { NOTE:} Only configuration variables known to the configuration
2010-04-27 08:56:47 +02:00
system can be used in configuration files. coreboot checks
2009-04-21 23:45:11 +02:00
\texttt { coreboot-v2/src/config/Options.lb} to see whether a configuration
2003-11-22 16:15:47 +01:00
variable is known.
\item \begin { verbatim} default\end { verbatim}
The \texttt { default} statement is used to set a configuration variable
2004-06-02 13:25:31 +02:00
with an overridable default value. It is commonly used in mainboard
2010-04-27 08:56:47 +02:00
configuration files.
2003-11-22 16:15:47 +01:00
Example:
\begin { verbatim}
2009-06-30 17:17:49 +02:00
default CONFIG_ ROM_ IMAGE_ SIZE=0x10000
2003-11-22 16:15:47 +01:00
\end { verbatim}
It is also possible to assign the value of one configuration variable to
another one, i.e.:
\begin { verbatim}
2009-06-30 17:17:49 +02:00
default CONFIG_ FALLBACK_ SIZE=CONFIG_ ROM_ SIZE
2003-11-22 16:15:47 +01:00
\end { verbatim}
Also, simple expressions are allowed:
\begin { verbatim}
2009-06-30 17:17:49 +02:00
default CONFIG_ FALLBACK_ SIZE=(CONFIG_ ROM_ SIZE - NORMAL_ SIZE)
2003-11-22 16:15:47 +01:00
\end { verbatim}
If an option contains a string, this string has to be protected with
2010-04-27 08:56:47 +02:00
quotation marks:
2003-11-22 16:15:47 +01:00
\begin { verbatim}
2006-08-23 12:52:12 +02:00
default CC="gcc -m32"
2003-11-22 16:15:47 +01:00
\end { verbatim}
\item \begin { verbatim} option\end { verbatim}
The \texttt { option} statement basically behaves identically to the
\texttt { default} statement. But unlike default it can only be used in
build target configuration files
2009-04-21 23:45:11 +02:00
(\texttt { coreboot-v2/targets/$ < $ vendor$ > $ /$ < $ mainboard$ > $ } ). The option
2003-11-22 16:15:47 +01:00
statement allows either to set new options or to override default values
2004-06-02 13:25:31 +02:00
set with the default statement in a mainboard configuration file.
2003-11-22 16:15:47 +01:00
Syntax and application are the same as with default.
\end { itemize}
\subsection { Firmware image specific configuration}
2009-04-21 23:45:11 +02:00
coreboot allows to create different firmware images for the same
2003-11-22 16:15:47 +01:00
hardware. Such images can differ in the amount of output they produce,
the payload, the number of subimages they consist of etc.
2004-06-02 13:25:31 +02:00
The firmware image specific configuration file can be found in \\
2009-04-21 23:45:11 +02:00
\texttt { coreboot-v2/targets/$ < $ vendor$ > $ /<mainboard$ > $ } .
2003-11-22 16:15:47 +01:00
\subsubsection { Firmware image specific keywords}
In addition to the above described keywords the following statements are
available in firmware image specific configuration files:
\begin { itemize}
\item \begin { verbatim} romimage\end { verbatim}
The \texttt { romimage} definition describes a single rom build within the
2009-04-21 23:45:11 +02:00
final coreboot image. Normally there are two romimage definitions per
coreboot build: \texttt { normal} and \texttt { fallback} .
2003-11-22 16:15:47 +01:00
Each \texttt { romimage} section needs to specify a mainboard directory and a
payload. The mainboard directory contains the mainboard specific
configuration file and source code. It is specified relatively to
2009-04-21 23:45:11 +02:00
\texttt { coreboot-v2/src/mainboard} . The payload definition is an absolute
2003-11-22 16:15:47 +01:00
path to a static elf binary (i.e Linux kernel or etherboot)
\begin { verbatim}
romimage "normal"
2009-06-30 17:17:49 +02:00
option CONFIG_ USE_ FALLBACK_ IMAGE=0
option CONFIG_ ROM_ IMAGE_ SIZE=0x10000
2008-01-18 16:08:58 +01:00
option COREBOOT_ EXTRA_ VERSION=".0Normal"
2003-11-22 16:15:47 +01:00
mainboard amd/solo
payload /suse/stepan/tg3ide_
disk.zelf
end
\end { verbatim}
\item \begin { verbatim} buildrom\end { verbatim}
The \texttt { buildrom} statement is used to determine which of the
2009-04-21 23:45:11 +02:00
coreboot image builds (created using \texttt { romimage} ) are packed
together to the final coreboot image. It also specifies the order of
2003-11-22 16:15:47 +01:00
the images and the final image size:
\begin { verbatim}
2009-06-30 17:17:49 +02:00
buildrom ./solo.rom CONFIG_ ROM_ SIZE "normal" "fallback"
2003-11-22 16:15:47 +01:00
\end { verbatim}
\end { itemize}
\subsubsection { Firmware image configuration options}
In addition to the definitions described above there are a number of
commonly used options. Configuration options set in the firmware image
specific configuration file can override default selections from the
2004-06-02 13:25:31 +02:00
Mainboard specific configuration. See above examples about
2003-11-22 16:15:47 +01:00
option on how to set them.
\begin { itemize}
\item \begin { verbatim} CC\end { verbatim}
Target C Compiler. Default is \texttt { \$ (CROSS\_ COMPILE)gcc} . Set to
2010-04-27 08:56:47 +02:00
\texttt { gcc -m32} for compiling AMD64 coreboot images on an AMD64
2003-11-22 16:15:47 +01:00
machine.
\item \begin { verbatim} CONFIG_ CHIP_ CONFIGURE \end { verbatim}
Use new \textit { chip\_ configure} method for configuring (nonpci)
2004-06-02 13:25:31 +02:00
devices. Set to \texttt { 1} for all AMD64 mainboards.
2003-11-22 16:15:47 +01:00
2009-06-30 17:17:49 +02:00
\item \begin { verbatim} CONFIG_ DEFAULT_ CONSOLE_ LOGLEVEL\end { verbatim}
2003-11-22 16:15:47 +01:00
2010-04-27 08:56:47 +02:00
Console will log at this level unless changed. Default is \texttt { 7} ,
2003-11-22 16:15:47 +01:00
minimum is \texttt { 0} , maximum is \texttt { 10} .
\item \begin { verbatim} CONFIG_ CONSOLE_ SERIAL8250\end { verbatim}
Log messages to 8250 uart based serial console. Default is \texttt { 0}
(don't log to serial console). This value should be set to \texttt { 1}
for all AMD64 builds.
2009-06-30 17:17:49 +02:00
\item \begin { verbatim} CONFIG_ ROM_ SIZE\end { verbatim}
2003-11-22 16:15:47 +01:00
Size of final ROM image. This option has no default value.
2009-06-30 17:17:49 +02:00
\item \begin { verbatim} CONFIG_ FALLBACK_ SIZE\end { verbatim}
2003-11-22 16:15:47 +01:00
2010-04-27 08:56:47 +02:00
Fallback image size. Defaults to \texttt { 65536} bytes. \textbf { NOTE:}
2003-11-22 16:15:47 +01:00
This does not include the fallback payload.
2009-06-30 17:17:49 +02:00
\item \begin { verbatim} CONFIG_ HAVE_ OPTION_ TABLE\end { verbatim}
2003-11-22 16:15:47 +01:00
Export CMOS option table. Default is \texttt { 0} . Set to \texttt { 1} if
2004-06-02 13:25:31 +02:00
your mainboard has CMOS memory and you want to use it to store
2009-04-21 23:45:11 +02:00
coreboot parameters (Loglevel, serial line speed, ...)
2003-11-22 16:15:47 +01:00
2006-12-15 13:56:28 +01:00
\item \begin { verbatim} CONFIG_ ROM_ PAYLOAD\end { verbatim}
2003-11-22 16:15:47 +01:00
2006-12-15 13:56:28 +01:00
Boot image is located in ROM (as opposed to \texttt { CONFIG\_ IDE\_ PAYLOAD} , which
2003-11-22 16:15:47 +01:00
will boot from an IDE disk)
2009-06-30 17:17:49 +02:00
\item \begin { verbatim} CONFIG_ HAVE_ FALLBACK_ BOOT\end { verbatim}
2003-11-22 16:15:47 +01:00
Set to \texttt { 1} if fallback booting is required. Defaults to
\texttt { 0} .
\end { itemize}
The following options should be used within a romimage section:
\begin { itemize}
2009-06-30 17:17:49 +02:00
\item \begin { verbatim} CONFIG_ USE_ FALLBACK_ IMAGE\end { verbatim}
2003-11-22 16:15:47 +01:00
Set to \texttt { 1} to build a fallback image. Defaults to \texttt { 0}
2009-06-30 17:17:49 +02:00
\item \begin { verbatim} CONFIG_ ROM_ IMAGE_ SIZE\end { verbatim}
2003-11-22 16:15:47 +01:00
Default image size. Defaults to \texttt { 65535} bytes.
2008-01-18 16:08:58 +01:00
\item \begin { verbatim} COREBOOT_ EXTRA_ VERSION\end { verbatim}
2003-11-22 16:15:47 +01:00
2009-04-21 23:45:11 +02:00
coreboot extra version. This option has an empty string as default. Set
to any string to add an extra version string to your coreboot build.
2003-11-22 16:15:47 +01:00
\end { itemize}
\newpage
2004-06-02 13:25:31 +02:00
\subsection { Mainboard specific configuration}
2003-11-22 16:15:47 +01:00
2004-06-02 13:25:31 +02:00
Mainboard specific configuration files describe the onboard
mainboard components, i.e. bridges, number and type of CPUs. They also
2003-11-22 16:15:47 +01:00
contain rules for building the low level start code which is translated
using romcc and/or the GNU assembler. This code enables caches and
registers, early mtrr settings, fallback mechanisms, dram init and
possibly more.
2010-04-27 08:56:47 +02:00
\textbf { NOTE:} The \texttt { option} keyword can not be used in mainboard
specific configuration files. Options shall instead be set using the
\texttt { default} keyword so that they can be overridden by the image
2004-06-02 13:25:31 +02:00
specific configuration files if needed.
2003-11-22 16:15:47 +01:00
2004-06-02 13:25:31 +02:00
\subsubsection { Mainboard specific keywords}
2003-11-22 16:15:47 +01:00
2004-06-02 13:25:31 +02:00
The following statements are used in mainboard specific configuration
2003-11-22 16:15:47 +01:00
files:
\begin { itemize}
\item \begin { verbatim} arch\end { verbatim}
2004-06-02 13:25:31 +02:00
Sets the CPU architecture. This should be \texttt { i386} for AMD64 boards.\\
2003-11-22 16:15:47 +01:00
Example:
\begin { verbatim}
arch i386 end
\end { verbatim}
\item \begin { verbatim} cpu\end { verbatim}
The cpu statement is needed once per possibly available CPU. In a
one-node system, write:
\begin { verbatim}
cpu k8 "cpu0" end
\end { verbatim}
\item \begin { verbatim} driver\end { verbatim}
The \texttt { driver} keyword adds an object file to the driver section of a
2009-04-22 00:05:50 +02:00
coreboot image. This means it can be used by the PCI device
2003-11-22 16:15:47 +01:00
initialization code. Example:
\begin { verbatim}
driver mainboard.o
\end { verbatim}
\item \begin { verbatim} object\end { verbatim}
2009-04-21 23:45:11 +02:00
The \texttt { object} keyword adds an object file to the coreboot image.
2003-11-22 16:15:47 +01:00
Per default the object file will be compiled from a \texttt { .c} file
with the same name. Symbols defined in such an object file can be used
in other object files and drivers. Example:
\begin { verbatim}
object reset.o
\end { verbatim}
\item \begin { verbatim} makerule\end { verbatim}
This keyword can be used to extend the existing file creation rules
during the build process. This is useful if external utilities have to
2009-04-21 23:45:11 +02:00
be used for the build. coreboot on AMD64 uses romcc for it's early
2003-11-22 16:15:47 +01:00
startup code placed in auto.c.
2010-04-27 08:56:47 +02:00
To tell the configuration mechanism how to build \texttt { romcc} files,
2003-11-22 16:15:47 +01:00
do:
\begin { verbatim}
makerule ./auto.E
2009-06-30 17:17:49 +02:00
depends "$ ( CONFIG _ MAINBOARD ) / auto.c option _ table.h . / romcc"
2006-08-23 12:52:12 +02:00
action "./romcc -E -mcpu=k8 -O2 -I$ ( TOP ) / src - I. $ (CPPFLAGS) \
2009-06-30 17:17:49 +02:00
$ ( CONFIG _ MAINBOARD ) / auto.c - o $ @"
2003-11-22 16:15:47 +01:00
end
makerule ./auto.inc
2009-06-30 17:17:49 +02:00
depends "$ ( CONFIG _ MAINBOARD ) / auto.c option _ table.h . / romcc"
2006-08-23 12:52:12 +02:00
action "./romcc -mcpu=k8 -O2 -I$ ( TOP ) / src - I. $ (CPPFLAGS) \
2009-06-30 17:17:49 +02:00
$ ( CONFIG _ MAINBOARD ) / auto.c - o $ @"
2003-11-22 16:15:47 +01:00
end
\end { verbatim}
2004-06-02 13:25:31 +02:00
Each \texttt { makerule} section contains file dependencies (using the
2010-04-27 08:56:47 +02:00
texttt{ depends} keyword) and an action that is taken when the dependencies
2004-06-02 13:25:31 +02:00
are satisfied (using the \texttt { action} keyword).
2003-11-22 16:15:47 +01:00
\item \begin { verbatim} mainboardinit\end { verbatim}
With the mainboardinit keyword it's possible to include assembler code
2009-04-21 23:45:11 +02:00
directly into the coreboot image. This is used for early infrastructure
2003-11-22 16:15:47 +01:00
initialization, i.e. to switch to protected mode. Example:
\begin { verbatim}
mainboardinit cpu/i386/entry16.inc
\end { verbatim}
\item \begin { verbatim} ldscript\end { verbatim}
2009-04-21 23:45:11 +02:00
The GNU linker ld is used to link object files together to a coreboot
2003-11-22 16:15:47 +01:00
ROM image.
Since it is a lot more comfortable and flexible to use the GNU linker
with linker scripts (ldscripts) than to create complex command line
2009-04-21 23:45:11 +02:00
calls, coreboot features including linker scripts to control image
2003-11-22 16:15:47 +01:00
creation. Example:
\begin { verbatim}
ldscript /cpu/i386/entry16.lds
\end { verbatim}
\item \begin { verbatim} dir\end { verbatim}
2009-04-21 23:45:11 +02:00
coreboot reuses as much code between the different ports as possible.
2004-06-02 13:25:31 +02:00
To achieve this, commonly used code can be stored in a separate
directory. For a new mainboard, it is enough to know that the code in
2003-11-22 16:15:47 +01:00
that directory can be used as is.
2009-04-21 23:45:11 +02:00
coreboot will also read a \texttt { Config.lb} file stored in that
2003-11-22 16:15:47 +01:00
directory. This happens with:
\begin { verbatim}
dir /pc80
\end { verbatim}
\item \begin { verbatim} config\end { verbatim}
This keyword is needed by the new chip configuration scheme. Should be
used as:
\begin { verbatim}
config chip.h
\end { verbatim}
\item \begin { verbatim} register\end { verbatim}
The \texttt { register} keyword can occur in any section, passing
2004-06-02 13:25:31 +02:00
additional \\
parameters to the code handling the associated device.
2003-11-22 16:15:47 +01:00
Example:
\begin { verbatim}
register "com1" = "{ 1, 0, 0x3f8, 4} "
\end { verbatim}
\item \begin { verbatim} northbridge\end { verbatim}
The \texttt { northbridge} keyword describes a system northbridge. Some
systems, like AMD64, can have more than one northbridge, i.e. one per
CPU node. Each northbridge is described by the path to the northbridge
2009-04-21 23:45:11 +02:00
code in coreboot (relative to \texttt { coreboot-v2/src/northbridge} ), i.e.
2004-06-02 13:25:31 +02:00
\texttt { amd/amdk8} and a unique name (i.e \texttt { mc0} ) \\
Example:
2003-11-22 16:15:47 +01:00
\begin { verbatim}
northbridge amd/amdk8 "mc0"
[..]
end
\end { verbatim}
\item \begin { verbatim} southbridge\end { verbatim}
2009-04-21 23:45:11 +02:00
To simplify the handling of bus bridges in a coreboot system, all
2003-11-22 16:15:47 +01:00
bridges available in a system that are not northbridges (i.e AGP, IO,
PCIX) are seen as southbridges.
Since from the CPUs point of view any southbridge is connected via the
northbridge, a southbridge section is declared within the northbridge
section of the north bridge it is attached to.
Like the northbridge, any other bridge is described by the path to it's
driver code, and a unique name. If the described bridge is a
hypertransport device, the northbridge's hypertransport link it connects
to can be specified using the \texttt { link} keyword. Example:
\begin { verbatim}
northbridge amd/amdk8 "mc0"
[..]
southbridge amd/amd8111 "amd8111" link 0
[..]
end
[..]
end
\end { verbatim}
\item \begin { verbatim} pci\end { verbatim}
The \texttt { pci} keyword can only occur within a \texttt { northbridge} or
\texttt { southbridge} section. It is used to describe the PCI devices
that are provided by the bridge. Generally all bridge sections have a
couple of \texttt { pci} keywords.
2009-04-21 23:45:11 +02:00
The first occurrence of the \texttt { pci} keyword tells coreboot where
2003-11-22 16:15:47 +01:00
the bridge devices start, relative to the PCI configuration space used
by the bridge. The following occurences of the \texttt { pci} keyword
2010-04-27 08:56:47 +02:00
describe the provided devices.
2003-11-22 16:15:47 +01:00
Adding the option \texttt { on} or \texttt { off} to a PCI device will
enable or disable this device. This feature can be used if some bridge
devices are not wired to hardware outputs and thus are not used.
Example:
\begin { verbatim}
northbridge amd/amdk8 "mc1"
pci 0:19.0
pci 0:19.0
pci 0:19.0
pci 0:19.1
pci 0:19.2
pci 0:19.3
end
\end { verbatim}
or
\begin { verbatim}
southbridge amd/amd8111 "amd8111" link 0
pci 0:0.0
pci 0:1.0 on
pci 0:1.1 on
pci 0:1.2 on
pci 0:1.3 on
pci 0:1.5 off
pci 0:1.6 off
pci 1:0.0 on
pci 1:0.1 on
pci 1:0.2 on
pci 1:1.0 off
[..]
end
\end { verbatim}
\item \begin { verbatim} superio\end { verbatim}
SuperIO devices are basically handled like brigdes. They are taking
2009-04-21 23:45:11 +02:00
their driver code from \texttt { coreboot-v2/src/superio/} . They don't
2003-11-22 16:15:47 +01:00
provide a PCI compatible configuration interface, but instead are ISA
PnP devices. Normally they are connected to a southbridge. If this is
the case, the \texttt { superio} section will be a subsection of the
\texttt { southbridge} section of the southbridge it is connected to.
Example:
\begin { verbatim}
2006-10-25 01:00:42 +02:00
superio nsc/pc87360 link 1
2003-11-22 16:15:47 +01:00
pnp 2e.0
pnp 2e.1
pnp 2e.2
pnp 2e.3
pnp 2e.4
pnp 2e.5
pnp 2e.6
pnp 2e.7
pnp 2e.8
pnp 2e.9
pnp 2e.a
register "com1" = "{ 1, 0, 0x3f8, 4} "
register "lpt" = "{ 1} "
end
\end { verbatim}
\end { itemize}
\newpage
2004-06-02 13:25:31 +02:00
\subsubsection { Mainboard specific configuration options}
2003-11-22 16:15:47 +01:00
2004-06-02 13:25:31 +02:00
The following options are commonly used in mainboard specific
2003-11-22 16:15:47 +01:00
configuration files.
They should be set using the \texttt { default} keyword:
\begin { itemize}
2009-06-30 17:17:49 +02:00
\item \begin { verbatim} CONFIG_ HAVE_ HARD_ RESET\end { verbatim}
2003-11-22 16:15:47 +01:00
If set to \texttt { 1} , this option defines that there is a hard reset
function for this mainboard. This option is not defined per default.
2009-06-30 17:17:49 +02:00
\item \begin { verbatim} CONFIG_ HAVE_ PIRQ_ TABLE\end { verbatim}
2003-11-22 16:15:47 +01:00
If set to \texttt { 1} , this option defines that there is an IRQ Table for
this mainboard. This option is not defined per default.
2009-06-30 17:17:49 +02:00
\item \begin { verbatim} CONFIG_ IRQ_ SLOT_ COUNT\end { verbatim}
2003-11-22 16:15:47 +01:00
Number of IRQ slots. This option is not defined per default.
2009-06-30 17:17:49 +02:00
\item \begin { verbatim} CONFIG_ HAVE_ MP_ TABLE\end { verbatim}
2003-11-22 16:15:47 +01:00
Define this option to build an MP table (v1.4). The default is not to
build an MP table.
2009-06-30 17:17:49 +02:00
\item \begin { verbatim} CONFIG_ HAVE_ OPTION_ TABLE\end { verbatim}
2003-11-22 16:15:47 +01:00
Define this option to export a CMOS option table. The default is not to
export a CMOS option table.
\item \begin { verbatim} CONFIG_ SMP\end { verbatim}
Set this option to \texttt { 1} if the mainboard supports symmetric
multiprocessing (SMP). This option defaults to \texttt { 0} (no SMP).
\item \begin { verbatim} CONFIG_ MAX_ CPUS\end { verbatim}
If \begin { verbatim} CONFIG_ SMP\end { verbatim} is set, this option defines
the maximum number of CPUs (i.e. the number of CPU sockets) in the
system. Defaults to \texttt { 1} .
\item \begin { verbatim} CONFIG_ IOAPIC\end { verbatim}
Set this option to \texttt { 1} to enable IOAPIC support. This is
mandatory if you want to boot a 64bit Linux kernel on an AMD64 system.
2009-06-30 17:17:49 +02:00
\item \begin { verbatim} CONFIG_ STACK_ SIZE\end { verbatim}
2003-11-22 16:15:47 +01:00
2009-04-21 23:45:11 +02:00
coreboot stack size. The size of the function call stack defaults to
2003-11-22 16:15:47 +01:00
\texttt { 0x2000} (8k).
2009-06-30 17:17:49 +02:00
\item \begin { verbatim} CONFIG_ HEAP_ SIZE\end { verbatim}
2003-11-22 16:15:47 +01:00
2009-04-21 23:45:11 +02:00
coreboot heap size. The heap is used when coreboot allocates memory
2003-11-22 16:15:47 +01:00
with malloc(). The default heap size is \texttt { 0x2000} , but AMD64 boards
generally set it to \texttt { 0x4000} (16k)
2009-06-30 17:17:49 +02:00
\item \begin { verbatim} CONFIG_ XIP_ ROM_ BASE\end { verbatim}
2003-11-22 16:15:47 +01:00
2009-04-21 23:45:11 +02:00
Start address of area to cache during coreboot execution directly from
2003-11-22 16:15:47 +01:00
ROM.
2009-06-30 17:17:49 +02:00
\item \begin { verbatim} CONFIG_ XIP_ ROM_ SIZE\end { verbatim}
2003-11-22 16:15:47 +01:00
2009-04-21 23:45:11 +02:00
Size of area to cache during coreboot execution directly from ROM
2003-11-22 16:15:47 +01:00
\item \begin { verbatim} CONFIG_ COMPRESS\end { verbatim}
Set this option to \texttt { 1} for a compressed image. If set to
\texttt { 0} , the image is bigger but will start slightly faster (since no
decompression is needed).
\end { itemize}
\newpage
2004-02-10 18:30:04 +01:00
2003-11-22 16:15:47 +01:00
%
2004-02-10 18:30:04 +01:00
% 10. Tweaking the source code
2010-04-27 08:56:47 +02:00
%
2004-02-10 18:30:04 +01:00
2003-11-22 16:15:47 +01:00
\section { Tweaking the source code}
Besides configuring the existing code it is sometimes necessary or
2009-04-21 23:45:11 +02:00
desirable to tweak certain parts of coreboot by direct changes to the
2003-11-22 16:15:47 +01:00
code. This chapter covers some possible enhancements and changes that
2009-04-21 23:45:11 +02:00
are needed when porting coreboot to a new mainboard or just come
2003-11-22 16:15:47 +01:00
handy now and then.
\subsection { Hypertransport configuration}
2009-04-21 23:45:11 +02:00
Before coreboot is able to activate all CPUs and detect bridges
2003-11-22 16:15:47 +01:00
attached to these CPUs (and thus, see all devices attached to the
system) it has to initialize the coherent hypertransport devices.
The current algorithms to do coherent hypertransport initialization are
2004-06-02 13:25:31 +02:00
not fully, automatically evaluating the hypertransport chain graph.
2009-04-21 23:45:11 +02:00
Therefore the code needs to be adapted when porting coreboot to a new
2004-06-02 13:25:31 +02:00
AMD64 mainboard. An example arrangement of hypertransport devices
2003-11-22 16:15:47 +01:00
looks like this:
\begin { figure} [htb]
\centering
\includegraphics [scale=1.0] { hypertransport.pdf}
\caption { Example: Hypertransport Link Connections}
\label { fix:hypertransport}
\end { figure}
Each hypertransport device has one to three hypertransport links that
are used for device interconnection. These links are called LDT$ [ $ 012$ ] $ , or
accordingly UP, ACROSS, DOWN. Communication between the hypertransport
devices can be freely routed, honoring the physical wiring. Teaching the
coherent hypertransport initialization algorithm this wiring happens in
two steps.
\newpage
\begin { enumerate}
\item Setting outgoing connections
The algorithm needs to know which outgoing port of a CPU node is
connected to the directly succeeding node. This is done in
2009-04-21 23:45:11 +02:00
\texttt { coreboot-v2/src/mainboard/$ < $ vendor$ > $ /$ < $ mainboard$ > $ /auto.c}
2003-11-22 16:15:47 +01:00
with a number of preprocessor defines (one define for two-node systems,
three defines for four-node systems).
The ports in question are flagged with a circle in the graph for
illustration. For the example graph above (all outgoing connections are
realized using LDT1/ACROSS) the defines are:
\begin { verbatim}
#define CONNECTION_ 0_ 1 ACROSS
#define CONNECTION_ 0_ 2 ACROSS
#define CONNECTION_ 1_ 3 ACROSS
\end { verbatim}
\item Describing routing information between CPUs.
There are basically three different message types for hypertransport
communication:
\begin { enumerate}
\item request packages
\item response packages
\item broadcast packages
\end { enumerate}
These three message types are routed using different hypertransport
ports. The routing information is written to the AMD K8 routing table.
In an Nnode system this routing table consists of 3*N*N entries , one
for each message type and for each possible CPU --> CPU communication. For
2009-04-21 23:45:11 +02:00
simplicity coreboot keeps the 3 routing entries for each CPU --> CPU
2003-11-22 16:15:47 +01:00
communication in one machine word. The routing table of each node looks
like this:
\begin { verbatim}
/* Routing Table for Node i
*
* F0: 0x40, 0x44, 0x48, 0x4c, 0x50, 0x54, 0x58, 0x5c
* i: 0, 1, 2, 3, 4, 5, 6, 7
*
* [ 0: 3] Request Route
* [0] Route to this node
* [1] Route to Link 0
* [2] Route to Link 1
* [3] Route to Link 2
* [11: 8] Response Route
* [0] Route to this node
* [1] Route to Link 0
* [2] Route to Link 1
* [3] Route to Link 2
* [19:16] Broadcast route
* [0] Route to this node
* [1] Route to Link 0
* [2] Route to Link 1
* [3] Route to Link 2
*/
\end { verbatim}
The routing table is passed to the coherent hypertransport
initialization algorithm by defining a function called
\texttt { generate\_ row()} in \texttt { auto.c} :
\begin { verbatim}
static unsigned int generate_ row
(uint8_ t node, uint8_ t row, uint8_ t maxnodes)
\end { verbatim}
This function is trivial if there is only one CPU in the system, since
no routing has to be done:
\begin { verbatim}
static unsigned int generate_ row
(uint8_ t node, uint8_ t row, uint8_ t maxnodes)
{
return 0x00010101; /* default row entry */
}
\end { verbatim}
On a two-node system things look slightly more complicated. Since the
coherent hypertransport initialization algorithm works by consecutively
enabling CPUs, it contains routing information for driving the system
with one node and two nodes:
\begin { verbatim}
static unsigned int generate_ row
(uint8_ t node, uint8_ t row, uint8_ t maxnodes)
{
uint32_ t ret=0x00010101; /* default row entry */
static const unsigned int rows_ 2p[2][2] = {
{ 0x00050101, 0x00010404 } ,
{ 0x00010404, 0x00050101 }
} ;
if(maxnodes>2) maxnodes=2;
if (!(node>=maxnodes || row>=maxnodes)) {
ret=rows_ 2p[node][row];
}
return ret;
}
\end { verbatim}
Systems with four nodes have to contain routing information for one, two
and four-node setups:
\begin { verbatim}
static unsigned int generate_ row
(uint8_ t node, uint8_ t row, uint8_ t maxnodes)
{
uint32_ t ret=0x00010101; /* default row entry */
static const unsigned int rows_ 2p[2][2] = {
{ 0x00030101, 0x00010202 } ,
{ 0x00010202, 0x00030101 }
} ;
static const unsigned int rows_ 4p[4][4] = {
{ 0x00070101, 0x00010202, 0x00030404, 0x00010204 } ,
{ 0x00010202, 0x000b0101, 0x00010208, 0x00030808 } ,
{ 0x00030808, 0x00010208, 0x000b0101, 0x00010202 } ,
{ 0x00010204, 0x00030404, 0x00010202, 0x00070101 }
} ;
if (!(node>=maxnodes || row>=maxnodes)) {
if (maxnodes==2)
ret=rows_ 2p[node][row];
if (maxnodes==4)
ret=rows_ 4p[node][row];
}
return ret;
}
\end { verbatim}
\end { enumerate}
\subsection { DRAM configuration}
Setting up the RAM controller(s) is probably the most complex part of
2009-04-21 23:45:11 +02:00
coreboot. Basically coreboot serially initializes all RAM controllers
2003-11-22 16:15:47 +01:00
in the system, using SPDROM (serial presence detect) data to set
timings, size and other properties. The SPD data is usually read
utilizing the I2C SMBUS interface of the southbridge.
There is one central data structure that describes the RAM controllers
2004-06-02 13:25:31 +02:00
available on an AMD64 system and the associated devices:
2003-11-22 16:15:47 +01:00
\begin { verbatim}
struct mem_ controller {
unsigned node_ id;
device_ t f0, f1, f2, f3;
uint8_ t channel0[4];
uint8_ t channel1[4];
} ;
\end { verbatim}
2004-06-02 13:25:31 +02:00
Available mainboard implementations and CPUs create the need to add
2003-11-22 16:15:47 +01:00
special setup code to RAM initialization in a number of places.
2009-04-21 23:45:11 +02:00
coreboot provides hooks to easily add code in these places without
2003-11-22 16:15:47 +01:00
having to change the generic code. Whether these hooks have to be used
2004-06-02 13:25:31 +02:00
depends on the mainboard design. In many cases the functions executed
2003-11-22 16:15:47 +01:00
by the hooks just carry out trivial default settings or they are even
empty.
2004-06-02 13:25:31 +02:00
Some mainboard/CPU combinations need to trigger an additional memory
2003-11-22 16:15:47 +01:00
controller reset before the memory can be initialized properly. This is,
for example, used to get memory working on preC stepping AMD64
2009-04-21 23:45:11 +02:00
processors. coreboot provides two hooks for triggering onboard memory
2003-11-22 16:15:47 +01:00
reset logic:
\begin { itemize}
\item \begin { verbatim} static void memreset_ setup(void)\end { verbatim}
\item \begin { verbatim} static void memreset(int controllers, const struct
mem_ controller *ctrl)\end { verbatim}
\end { itemize}
2004-06-02 13:25:31 +02:00
Some mainboards utilize an SMBUS hub or possibly other mechanisms to
2003-11-22 16:15:47 +01:00
allow using a large number of SPDROMs and thus ram sockets. The result
is that only the SPDROM information of one cpu node is visible at a
time. The following function, defined in \texttt { auto.c} , is called every time
before a memory controller is initialized and gets the memory controller
information of the next controller as a parameter:
\begin { verbatim}
static inline void activate_ spd_ rom (const struct mem_ controller *ctrl)
\end { verbatim}
The way SMBUS hub information is coded into the \texttt { mem\_ controller}
2004-06-02 13:25:31 +02:00
structure is mainboard implementation specific and not
2009-04-21 23:45:11 +02:00
described here. See \texttt { coreboot-v2/src/mainboard/amd/quartet/auto.c}
2003-11-22 16:15:47 +01:00
for an example.
2009-04-21 23:45:11 +02:00
coreboot folks have agreed on SPD data being the central information
2004-06-02 13:25:31 +02:00
source for RAM specific information. But not all mainboards/RAM
modules feature a physical SPD ROM. To still allow an easy to use SPD
2003-11-22 16:15:47 +01:00
driven setup, there is a hook that abstracts reading the SPD ROM
ingredients that are used by the memory initialization mechanism:
\begin { verbatim}
static inline int spd_ read_ byte(unsigned device, unsigned address)
\end { verbatim}
This function, defined in \texttt { auto.c} , directly maps it's calls to
\texttt { smbus\_ read\_ byte()} calls if SPD ROM information is read via
the I2C SMBUS:
\begin { verbatim}
static inline int spd_ read_ byte(unsigned device, unsigned address)
{
return smbus_ read_ byte(device & 0xff, address);
}
\end { verbatim}
If there is no SPD ROM available in the system design, this function
keeps an array of SPD ROM information hard coded per logical RAM module.
2009-04-17 18:18:02 +02:00
It returns the faked' SPD ROM information using device and address
2003-11-22 16:15:47 +01:00
as indices to this array.
\subsection { IRQ Tables}
2004-06-02 13:25:31 +02:00
Mainboards that provide an IRQ table should have the following two
2003-11-22 16:15:47 +01:00
variables set in their \texttt { Config.lb} file:
\begin { verbatim}
2009-06-30 17:17:49 +02:00
default CONFIG_ HAVE_ PIRQ_ TABLE=1
default CONFIG_ IRQ_ SLOT_ COUNT=7
2003-11-22 16:15:47 +01:00
\end { verbatim}
2009-04-21 23:45:11 +02:00
This will make coreboot look for the file \\
\texttt { coreboot-v2/src/mainboard/<vendor>/<mainboard>/irq\_ tables.c} which
contains the source code definition of the IRQ table. coreboot corrects
2003-11-22 16:15:47 +01:00
small inconsistencies in the IRQ table during startup (checksum and
2010-04-27 08:56:47 +02:00
number of entries), but it is not yet writing IRQ tables in a completely
2003-11-22 16:15:47 +01:00
dynamic way.
\textbf { NOTE:} To get Linux to understand and actually use the IRQ
table, it is not always a good idea to specify the vendor and device id
of the actually present interrupt router device. Linux 2.4 for example
does not know about the interrupt router of the AMD8111 southbridge. In
such cases it is advised to choose the vendor/device id of a compatible
device that is supported by the Linux kernel. In case of the AMD8111
interrupt router it is advised to specify the AMD768/Opus interrupt
controller instead (vendor id=\texttt { 0x1022} , device id=\texttt { 0x7443} )
\subsection { MP Tables}
2009-04-21 23:45:11 +02:00
coreboot contains code to create MP tables conforming the
Multiprocessor Specification V1.4. To include an MP Table in a coreboot
2003-11-22 16:15:47 +01:00
image, the following configuration variables have to be set (in the
mainboard specific configuration file
2009-04-21 23:45:11 +02:00
\texttt { coreboot-v2/src/mainboard/<vendor><mainboard>/Config.lb} ):
2003-11-22 16:15:47 +01:00
\begin { verbatim}
default CONFIG_ SMP=1
default CONFIG_ MAX_ CPUS=1 # 2,4,..
2009-06-30 17:17:49 +02:00
default CONFIG_ HAVE_ MP_ TABLE=1
2003-11-22 16:15:47 +01:00
\end { verbatim}
2009-04-21 23:45:11 +02:00
coreboot will then look for a function for setting up the MP table in
the file \texttt { coreboot-v2/src/mainboard<vendor>/<mainboard>/mptable.c} :
2003-11-22 16:15:47 +01:00
\begin { verbatim}
void *smp_ write_ config_ table(void *v, unsigned long * processor_ map)
\end { verbatim}
MP Table generation is still somewhat static, i.e. changing the bus
numbering will force
you to adopt the code in mptable.c. This is subject to change in future
revisions.
2004-02-10 17:53:55 +01:00
\subsection { ACPI Tables}
2009-04-21 23:45:11 +02:00
There is initial ACPI support in coreboot now. Currently the only gain with
2004-02-10 17:53:55 +01:00
this is the ability to use HPET timers in Linux. To achieve this, there is a
2010-04-27 08:56:47 +02:00
framework that can generate the following tables:
2004-02-10 17:53:55 +01:00
\begin { itemize}
\item RSDP
\item RSDT
\item MADT
\item HPET
\end { itemize}
2009-04-21 23:45:11 +02:00
To enable ACPI in your coreboot build, add the following lines to your
2004-02-10 17:53:55 +01:00
configuration files:
\begin { verbatim}
2009-06-30 17:17:49 +02:00
uses CONFIG_ HAVE_ ACPI_ TABLES
2004-02-10 17:53:55 +01:00
[..]
2009-06-30 17:17:49 +02:00
option CONFIG_ HAVE_ ACPI_ TABLES=1
2004-02-10 17:53:55 +01:00
\end { verbatim}
To keep Linux doing it's pci ressource allocation based on IRQ tables and MP
tables, you have to specify the kernel parameter \texttt { pci=noacpi} otherwise
2010-04-27 08:56:47 +02:00
your PCI devices won't get interrupts.
2004-02-10 17:53:55 +01:00
It's likely that more ACPI support will follow, when there is need for certain
features.
2003-11-22 16:15:47 +01:00
\subsection { POST}
2009-04-21 23:45:11 +02:00
coreboot has three different methods of handling POST codes. They can
2003-11-22 16:15:47 +01:00
be triggered using configuration file options.
\begin { itemize}
\item
\emph { Ignore POST completely} . No early code debugging is possible with
this setting. Set the configuration variable \texttt { NO\_ POST} to
2009-04-21 23:45:11 +02:00
\texttt { 1} to switch off all POST handling in coreboot.
2003-11-22 16:15:47 +01:00
\item
\emph { Normal IO port 80 POST} . This is the default behavior of
2009-04-21 23:45:11 +02:00
coreboot. No configuration variables have to be set. To be able to see
2003-11-22 16:15:47 +01:00
port 80 POST output, you need a POST expansion card for ISA or PCI. Port
80 POST allows simple debugging without any other output method
available (serial interface or VGA display)
\item
2010-04-27 08:56:47 +02:00
\emph { Serial POST} .
2003-11-22 16:15:47 +01:00
This option allows to push POST messages to the serial interface instead
of using IO ports. \textbf { NOTE:} The serial interface has to be
initialized before serial POST can work. To use serial POST, set the
configuration variable \texttt { CONFIG\_ SERIAL\_ POST} to the value 1.
\end { itemize}
\subsection { HDT Debugging}
2009-04-21 23:45:11 +02:00
If you are debugging your coreboot code with a Hardware Debug Tool
2003-11-22 16:15:47 +01:00
(HDT), you can find the source code line for a given physical EIP
address as follows: Look the address up in the file linuxbios.map. Then
search the label Lxx in the file auto.inc created by romcc. The original
source code file and line number is mentioned in auto.inc.
\subsection { Device Drivers}
2009-04-21 23:45:11 +02:00
With only a few data structures coreboot features a simple but flexible
2003-11-22 16:15:47 +01:00
device driver interface. This interface is not intended for autonomously
driving the devices but to initialize all system components so that they
can be used by the booted operating system.
Since nowadays most systems are PCI centric, the data structures used
are tuned towards (onboard and expansion bus) PCI devices. Each driver
consists of at least two structures.
The \texttt { pci\_ driver} structure maps PCI vendor/device id pairs to a
second structure that describes a set of functions that together
initialize and operate the device:
\begin { verbatim}
static void adaptec_ scsi_ init(struct device *dev)
{
[..]
}
static struct device_ operations lsi_ scsi_ ops = {
.read_ resources = pci_ dev_ read_ resources,
.set_ resources = pci_ dev_ set_ resources,
.enable_ resources = pci_ dev_ enable_ resources,
.init = lsi_ scsi_ init,
.scan_ bus = 0,
} ;
2010-03-17 00:33:29 +01:00
static const struct pci_ driver lsi_ scsi_ driver _ _ pci_ driver = {
2003-11-22 16:15:47 +01:00
.ops = & lsi_ scsi_ ops,
.vendor = 0xXXXX,
.device = 0xXXXX,
} ;
\end { verbatim}
By separating the two structures above, M:N relations between compatible
devices and drivers can be described. The driver source code containing
2009-04-21 23:45:11 +02:00
above data structures and code have to be added to a coreboot image
2004-06-02 13:25:31 +02:00
using the driver keyword in the mainboard specific configuration file \\
2009-04-21 23:45:11 +02:00
\texttt { coreboot-v2/src/mainboard/<vendor>/<mainboard>/Config.lb} :
2003-11-22 16:15:47 +01:00
\begin { verbatim}
driver lsi_ scsi.o
\end { verbatim}
\subsection { Bus Bridges}
2009-04-21 23:45:11 +02:00
Currently all bridges supported in the coreboot-v2 tree are transparent
2003-11-22 16:15:47 +01:00
bridges. This means, once the bridge is initialized, it's remote devices
2009-04-21 23:45:11 +02:00
are visible on one of the PCI buses without special probing. coreboot
2003-11-22 16:15:47 +01:00
supports also bridges that are nontransparent. The driver support code
can provide a \texttt { scan\_ bus} function to scan devices behind the bridge.
\subsection { CPU Reset}
When changing speed and width of hypertransport chain connections
2009-04-21 23:45:11 +02:00
coreboot has to either assert an LDTSTOP or a reset to make the changes
become active. Additionally Linux can do a firmware reset, if coreboot
2003-11-22 16:15:47 +01:00
provides the needed infrastructure. To use this capability, define the
2009-09-04 21:25:51 +02:00
option \texttt { CONFIG\_ HAVE\_ HARD\_ RESET} and add an object file specifying the
2003-11-22 16:15:47 +01:00
reset code in your mainboard specific configuration file
2009-04-21 23:45:11 +02:00
\texttt { coreboot-v2/src/mainboard/$ < $ vendor$ > $ /$ < $ mainboard$ > $ /Config.lb} :
2003-11-22 16:15:47 +01:00
\begin { verbatim}
2009-06-30 17:17:49 +02:00
default CONFIG_ HAVE_ HARD_ RESET=1
2003-11-22 16:15:47 +01:00
object reset.o
\end { verbatim}
The C source file \texttt { reset.c} (resulting in \texttt { reset.o}
2010-04-27 08:56:47 +02:00
during compilation) shall define the following function to take care
2003-11-22 16:15:47 +01:00
of the system reset:
\begin { verbatim}
void hard_ reset(void);
\end { verbatim}
2009-04-21 23:45:11 +02:00
See \texttt { coreboot-v2/src/mainboard/arima/hdama/reset.c} for an example
2003-11-22 16:15:47 +01:00
implementation.
\newpage
%
2009-04-21 23:45:11 +02:00
% 11. coreboot Internals
2003-11-22 16:15:47 +01:00
%
2009-04-21 23:45:11 +02:00
\section { coreboot Internals}
2003-11-22 16:15:47 +01:00
This chapter covers some of the internal structures and algorithms of
2009-04-21 23:45:11 +02:00
coreboot that have not been mentioned so far.
2003-11-22 16:15:47 +01:00
\subsection { Code Flow}
\begin { figure} [htb]
\centering
\includegraphics [scale=0.7] { codeflow.pdf}
2009-04-21 23:45:11 +02:00
\caption { coreboot rough Code Flow}
2003-11-22 16:15:47 +01:00
\label { fix:codeflow}
\end { figure}
\newpage
\subsection { Fallback mechanism}
2009-04-21 23:45:11 +02:00
coreboot provides a mechanism to pack two different coreboot builds
within one coreboot ROM image. Using the system CMOS memory coreboot
2003-11-22 16:15:47 +01:00
determines whether the last boot with a default image succeeded and
boots a failsafe image on failure. This allows insystem testing without
the risk to render the system unusable. See
2009-04-21 23:45:11 +02:00
\texttt { coreboot-v2/src/mainboard/arima/hdama/failover.c} for example
2003-11-22 16:15:47 +01:00
code. The fallback mechanism can be used with the \texttt { cmos\_ util} .
\subsection { (Un) Supported Standards}
2009-04-21 23:45:11 +02:00
coreboot supports the following standards
2003-11-22 16:15:47 +01:00
\begin { itemize}
\item Multiprocessing Specification (MPSPEC) 1.4
2004-02-10 17:53:55 +01:00
\item IRQ Tables (PIRQ)
\item ACPI (initial support on AMD64)
2003-11-22 16:15:47 +01:00
\item Elf Booting
\end { itemize}
However, the following standards are not supported until now, and will
probably not be supported in future revisions:
\begin { itemize}
\item APM
\end { itemize}
2009-04-21 23:45:11 +02:00
\subsection { coreboot table}
coreboot stores information about the system in a data structure called
the coreboot table. This table can be read under Linux using the tool
nvramtool from the Lawrence Livermore National Laboratory.
2003-11-22 16:15:47 +01:00
Get more information about lxbios and the utility itself at
\url { http://www.llnl.gov/linux/lxbios/lxbios.html}
\subsection { ROMCC limitations}
2009-04-21 23:45:11 +02:00
ROMCC, part of the coreboot project, is a C compiler that translates to
2003-11-22 16:15:47 +01:00
completely rommable code. This means the resulting code does not need
2009-04-21 23:45:11 +02:00
any memory to work. This is one of the major improvements in coreboot
2003-11-22 16:15:47 +01:00
V2, since it allows almost all code to be written in C. DRAM
initialization can be factored and reused more easily among mainboards
and platforms.
Since no memory is available during this early initialization point,
2004-06-02 13:25:31 +02:00
romcc has to map all used variables in registers for the time being.
2003-11-22 16:15:47 +01:00
Same applies for their stack usage. Generally the less registers are
used up by the algorithms, the better code can be factored, resulting in
a smaller object size. Since getting the best register usage is an NP
hard problem, some heuristics are used to get reasonable translation
time. If you run out of registers during compilation, try to refactor
your code.
\subsection { CMOS handling}
2009-04-21 23:45:11 +02:00
coreboot can use the mainboard's CMOS memory to store information
2003-11-22 16:15:47 +01:00
defined in a data structure called the CMOS table . This information
contains serial line speed, fallback boot control, output verbosity,
default boot device, ECC control, and more. It can be easily enhanced by
enhancing the CMOS table. This table, if present, is found at
2009-04-21 23:45:11 +02:00
\texttt { coreboot-v2/src/mainboard/$ < $ vendor$ > $ /$ < $ mainboard$ > $ /cmos.layout} .
2003-11-22 16:15:47 +01:00
It describes the available options, their possible values and their
position within the CMOS memory. The layout file looks as follows:
\begin { verbatim}
# startbit length config configID name
[..]
392 3 e 5 baud_ rate
[..]
2010-04-27 08:56:47 +02:00
2003-11-22 16:15:47 +01:00
# configid value human readable description
5 0 115200
5 1 57600
5 2 38400
5 3 19200
5 4 9600
5 5 4800
5 6 2400
5 7 1200
2010-04-27 08:56:47 +02:00
2003-11-22 16:15:47 +01:00
\end { verbatim}
To change CMOS values from a running Linux system, use the
2009-04-21 23:45:11 +02:00
\texttt { cmos\_ util} , provided by Linux Networks as part of the coreboot
2003-11-22 16:15:47 +01:00
utilities suite. Get it at
\textit { ftp://ftp.lnxi.com/pub/linuxbios/utilities/}
\subsection { Booting Payloads}
2009-04-21 23:45:11 +02:00
coreboot can load a payload binary from a Flash device or IDE. This
2003-11-22 16:15:47 +01:00
payload can be a boot loader, like FILO or Etherboot, a kernel image, or
2014-10-06 17:30:37 +02:00
any other static ELF binary. If you specify a bzImage as the payload,
the cbfs utility will figure out how to create a coreboot payload from it.
2003-11-22 16:15:47 +01:00
\subsection { Kernel on dhcp/tftp}
One possible scenario during testing is that you keep your kernel (or
any additional payload) on a different machine on the network. This can
quickly be done using a DHCP and TFTP server.
Use for example following \texttt { /etc/dhcpd.conf} (adapt to your
network):
\begin { verbatim}
subnet 192.168.1.0 netmask 255.255.255.0 {
range 192.168.1.0 192.168.1.31;
option broadcastaddress 192.168.1.255;
}
2010-04-27 08:56:47 +02:00
2003-11-22 16:15:47 +01:00
ddnsupdatestyle adhoc;
2010-04-27 08:56:47 +02:00
2003-11-22 16:15:47 +01:00
host hammer12 {
hardware ethernet 00:04:76:EA:64:31;
fixedaddress 192.168.1.24;
filename "vmlinuz.elf";
}
\end { verbatim}
Additionally you have to run a \texttt { tftp} server. You can start one
using \texttt { inetd} . To do this, you have to remove the comment from
the following line in \texttt { /etc/inetd.conf} :
\begin { verbatim}
tftp dgram udp wait root /usr/sbin/in.tftpd in.tftpd -s /tftpboot
\end { verbatim}
2004-06-02 13:25:31 +02:00
Then put your kernel image \texttt { vmlinuz.elf} in \texttt { /tftpboot} on
2003-11-22 16:15:47 +01:00
the \texttt { tftp} server.
\newpage
%
2004-02-10 18:30:04 +01:00
% 12. Advanced Device Initialization Mechanisms
%
\section { Advanced Device Initialization Mechanisms}
Like software, today's hardware is getting more and more complex. To
stay flexible many hardware vendors start breaking hardware
2004-06-02 13:25:31 +02:00
compatibility to old standards like VGA. Thus, VGA is still supported by
2004-02-10 18:30:04 +01:00
most cards, but emulation has to be enabled by the firmware for the
device to operate properly. Also, many expansion cards are small
discrete systems that have to initialize attached ram, download
controller firmware and similar. Without this initialization, an
operating system can not take advantage of the hardware, so there needs
to be a way to address this issue. There are several alternatives:
2009-04-21 23:45:11 +02:00
\subsection { Native coreboot Support}
2004-02-10 18:30:04 +01:00
2009-04-21 23:45:11 +02:00
For some devices (ie Trident Cyberblade 3d) there is native coreboot
2004-02-10 18:30:04 +01:00
support This means there is a small driver bound to the PCI id of the
device that is called after PCI device ressources are allotted.
PROs:
\begin { itemize}
\item open source
\item minimal driver
\item early control
\end { itemize}
CONs:
\begin { itemize}
\item need an additional driver
\item viable for onboard devices only
\item not flexible for pci cards
\end { itemize}
\subsection { Using Native Linux Support}
2009-04-21 23:45:11 +02:00
A simple way of getting a whole lot of drivers available for coreboot
2004-02-10 18:30:04 +01:00
is to reuse Linux drivers by putting a Linux kernel to flash. This
works, because no drivers are needed to get the Linux kernel (as opposed
to store the kernel on a harddisk connected to isa/scsi/raid storage)
PROs:
\begin { itemize}
\item large number of open source drivers
\end { itemize}
CONs:
\begin { itemize}
\item need Linux in Flash (BLOAT!)
\item drivers expect devices to be initialized (LSI1020/1030)
\item Linux only
\item large flash needed (4MBit minimum, normal operations 8+ MBit)
\end { itemize}
\subsection { Running X86 Option ROMs}
Especially SCSI/RAID controllers and graphics adapters come with a
special option rom. This option rom usually contains x86 binary code
that uses a legacy PCBIOS interface for device interaction. If this code
gets executed, the device becomes operable in Linux and other operating
systems.
PROs:
\begin { itemize}
\item really flexible
\item no need for additional drivers on firmware layer
\item large number of supported devices
\end { itemize}
CONs:
\begin { itemize}
\item non-x86 platforms need complex emulation
\item x86 platforms need legacy API
\item outdated concept
\end { itemize}
\subsection { Running Open Firmware Option ROMs}
Some PCI devices come with open firmware option roms. These devices are
normally found in computers from SUN, Apple or IBM. Open Firmware is a
instruction set architecture independent firmware standard that allows
device specific initialization using simple, small, but flexible
bytecode that runs with minimal footprint on all architectures that have
an Open Firmware implementation.
There is a free Open Firmware implementation available, called OpenBIOS,
2009-04-21 23:45:11 +02:00
that runs on top of coreboot. See www.openbios.org
2004-02-10 18:30:04 +01:00
PROs:
\begin { itemize}
\item architecture independence
\item small footprint
\item clean concept, less bugs
\end { itemize}
CONs:
\begin { itemize}
\item only small number of devices come with OpenFirmware capable option roms
\end { itemize}
2009-04-17 18:18:02 +02:00
%
% 13 image types
%
\section { Image types}
2010-04-27 08:56:47 +02:00
There used to be one image type for coreboot, as described above. Since this paper was written (2004) there have been many changes. First, the name
2009-04-22 00:05:50 +02:00
was changed to coreboot, for many reasons. Second, Cache As Ram support (CAR)
2010-04-27 08:56:47 +02:00
was added for many AMD CPUs, which both simplified and complicated things. Simplification came with the removal of romcc; complication came with the addition of new ways to build.
2009-04-17 18:18:02 +02:00
2010-04-27 08:56:47 +02:00
There are two big additions to the build process and, furthermore, more than two new CONFIG variables to control them.
2009-04-17 18:18:02 +02:00
\begin { itemize}
2009-06-30 17:17:49 +02:00
\item \begin { verbatim} CONFIG_ USE_ DCACHE_ RAM\end { verbatim}
2009-04-17 18:18:02 +02:00
Set to \texttt { 1} to use Cache As Ram (CAR). Defaults to \texttt { 0}
\end { itemize}
Before going over the new image types, derived from v3, we will quickly review the standard v2 image types. We are hoping this review will
2010-04-27 08:56:47 +02:00
aid comprehension.
2009-04-17 18:18:02 +02:00
2010-04-27 08:56:47 +02:00
A coreboot rom file consists of one or more \textit { images} . All images consist of a part that runs in ROM, and a part that runs in RAM. The RAM can be in compressed form and is decompressed when needed by the ROM code. The main function of the ROM code is to get memory working. Both ROM and RAM consist of a very small amount of assembly code and mostly C code.
2009-04-17 18:18:02 +02:00
2009-04-20 17:36:57 +02:00
\subsection { romcc images (from emulation/qemu)}
2010-04-27 08:56:47 +02:00
ROMCC images are so-called because C code for the ROM part is compiled with romcc. romcc is an optimizing C compiler which compiles one, and only
one file; to get more than one file, one must include the C code via include statements. The main ROM code .c file is usually called auto.c.
2009-04-23 05:59:33 +02:00
\subsubsection { How it is built}
2010-04-27 08:56:47 +02:00
Romcc compiles auto.c to produce auto.inc. auto.inc is included in the main crt0.S, which is then preprocessed to produce crt0.s. The inclusion of files into crt0.S is controlled by the CONFIG\_ CRT0\_ INCLUDES variable. crt0.s is then assembled.
2009-04-17 18:18:02 +02:00
2010-04-27 08:56:47 +02:00
File for the ram part are compiled in a conventional manner.
2009-04-17 18:18:02 +02:00
2010-04-27 08:56:47 +02:00
The final step is linking. The use of named sections is used very heavily in coreboot to control where different bits of code go. The reset vector must go in the top 16 bytes. The start portion of the ROM code must go in the top 64K bytes, since most chipsets only enable this much ROM at startup time. Here is a quick look at a typical image:
2009-04-17 18:18:02 +02:00
\begin { verbatim}
[Nr] Name Type Addr Off Size ES Flg Lk Inf Al
[ 0] NULL 00000000 000000 000000 00 0 0 0
[ 1] .ram PROGBITS ffff0000 001000 005893 00 WA 0 0 1
[ 2] .rom PROGBITS ffff5893 006893 00029d 00 AX 0 0 16
[ 3] .reset PROGBITS fffffff0 006ff0 000010 00 A 0 0 1
[ 4] .id PROGBITS ffffffd1 006fd1 00001f 00 A 0 0 1
[ 5] .shstrtab STRTAB 00000000 007000 000030 00 0 0 1
[ 6] .symtab SYMTAB 00000000 007170 000c30 10 7 37 4
[ 7] .strtab STRTAB 00000000 007da0 000bfd 00 0 0 1
\end { verbatim}
2010-04-27 08:56:47 +02:00
The only sections that get loaded into a ROM are the Allocated ones. We can see the .ram, .rom, .reset and .id sections.
2009-04-17 18:18:02 +02:00
\subsubsection { layout}
2010-04-27 08:56:47 +02:00
As we mentioned, the ROM file consists of multiple images. In the basic file, there are two full coreboot rom images. The build sequence for each is the same, and in fact the ldscript.ld files are almost identical. The only difference is in a few makefile variables, generated by the config tool.
2009-04-17 18:18:02 +02:00
\begin { itemize}
2010-04-27 08:56:47 +02:00
\item CONFIG\_ PAYLOAD\_ SIZE. Each image may have a different payload size.
\item CONFIG\_ ROMBASE Each image must have a different base in rom.
\item CONFIG\_ RESET Unclear what this is used for.
2009-09-04 21:25:51 +02:00
\item CONFIG\_ EXCEPTION\_ VECTORS where an optional IDT might go.
2010-04-27 08:56:47 +02:00
\item CONFIG\_ USE\_ OPTION\_ TABLE if set, an option table section will be linked in.
\item CONFIG\_ ROM\_ PAYLOAD\_ START This is the soon-to-be-deprecated way of locating a payload. cbfs eliminates this.
2009-09-04 21:25:51 +02:00
\item CONFIG\_ USE\_ FALLBACK\_ IMAGE Whether this is a fallback or normal image
2010-04-27 08:56:47 +02:00
\item CONFIG\_ ROM\_ SECTION\_ SIZE Essentially, the payload size. Soon to be deprecated.
2009-09-04 21:25:51 +02:00
\item CONFIG\_ ROM\_ IMAGE\_ SIZE Size of this image (i.e. fallback or normal image)
\item CONFIG\_ ROM\_ SIZE Total size of the ROM
2010-04-27 08:56:47 +02:00
\item CONFIG\_ XIP\_ RAM\_ BASE The start of eXecute In Place code. XIP allows for not copying code to ram, but just running it from ROM.
2009-04-17 18:18:02 +02:00
\end { itemize}
2010-04-27 08:56:47 +02:00
Each image (normal or fallback) is built completely independently and does not get linked to the other. They are assembled into one ROM image by the (soon to be deprecated) buildrom tool, or by the cbfs tool.
2009-04-17 18:18:02 +02:00
\subsubsection { boot sequence}
2010-04-27 08:56:47 +02:00
We boot and start at fffffff0. We then jump to the entry point at \_ start. \_ start does some machine init and an lgdt and jumps to \_ \_ protected\_ start, at which point we are in protected mode. The code does a bit more machine setup and then starts executing the romcc code.
2009-04-17 18:18:02 +02:00
2010-04-27 08:56:47 +02:00
If fallback has been built in, some setup needs to be done. On some machines, it is extensive. Full rom decoding must be enabled. This may in turn require additional PCI setup to enable decoding to be enabled (!). To decided which image to use, hardware registers (cold boot on the Opteron) or CMOS are checked. Finally, once the image to use has been decided, a jmp is performed, viz:
2009-04-17 18:18:02 +02:00
\begin { verbatim}
/* This is the primary cpu how should I boot? */
else if (do_ normal_ boot()) {
goto normal_ image;
}
else {
goto fallback_ image;
}
normal_ image:
_ _ asm_ _ volatile ("jmp _ _ normal_ image"
: /* outputs */
: "a" (bist), "b" (cpu_ init_ detectedx) /* inputs */
);
fallback_ image:
2009-06-30 17:17:49 +02:00
#if CONFIG_ HAVE_ FAILOVER_ BOOT==1
2009-04-17 18:18:02 +02:00
_ _ asm_ _ volatile ("jmp _ _ fallback_ image"
: /* outputs */
: "a" (bist), "b" (cpu_ init_ detectedx) /* inputs */
)
#endif
;
\end { verbatim}
2010-04-27 08:56:47 +02:00
How does the fallback image get the symbol for normal entry? Via magic in the ldscript.ld -- remember, the images are not linked to each other.
Finally, we can see this in the Config.lb for most mainboards:
2009-04-20 17:36:57 +02:00
\begin { verbatim}
2009-06-30 17:17:49 +02:00
if CONFIG_ USE_ FALLBACK_ IMAGE
2009-04-20 17:36:57 +02:00
mainboardinit cpu/x86/16bit/reset16.inc
ldscript /cpu/x86/16bit/reset16.lds
else
mainboardinit cpu/x86/32bit/reset32.inc
ldscript /cpu/x86/32bit/reset32.lds
end
\end { verbatim}
2010-04-27 08:56:47 +02:00
What does this mean? the non-fallback image has a 32-bit entry point; fallback has a 16-bit entry point. The reason for this is that some code from fallback always runs, so as to pick fallback or normal; but the normal is always called from 32-bit code.
2009-04-20 17:36:57 +02:00
\subsection { car images (from lippert/roadrunner-lx)}
2010-04-27 08:56:47 +02:00
CAR images in their simplest form are modified romcc images. The file is usually cache\_ as\_ ram\_ auto.c. C inclusion is still used. The main difference is in the build sequence. The compiler command line is a very slight changed: instead of using romcc to generate an auto.inc include file, gcc us used. Then, two perl scripts are used to rename the .text and .data sections to .rom.text and .rom.data respectively.
2009-04-23 05:59:33 +02:00
\subsubsection { How it is built}
2010-04-27 08:56:47 +02:00
The build is almost identical to the romcc build. Since the auto.inc file exists, it can be included as before. The crt0\_ includes.h file has one addition: a file that enables CAR, in this case it is \textit { src/cpu/amd/model\_ lx/cache\_ as\_ ram.inc} .
2009-04-17 18:18:02 +02:00
\subsubsection { layout}
2010-04-27 08:56:47 +02:00
No significant change from romcc code.
2009-04-17 18:18:02 +02:00
\subsubsection { boot sequence}
2010-04-27 08:56:47 +02:00
No significant change from romcc code, except that the CAR code has to set up a stack.
2009-04-17 18:18:02 +02:00
2009-04-21 00:10:34 +02:00
\subsection { car + CONFIG\_ USE\_ INIT images (new emulation/qemu}
2010-04-27 08:56:47 +02:00
This type of image makes more use of the C compiler. In this type of image, in fact,
seperate compilation is possible but is not always used. Oddly enough, this option is only used in PPC boards. That said, we need to move to this way of building. Including C code is poor style.
2009-04-23 05:59:33 +02:00
\subsubsection { How it is built}
2009-04-21 00:10:34 +02:00
There is a make variable, INIT-OBJECTS, that for all our other targets is empty. In this type of build, INIT-OBJECTS is a list of C files that are created from the config tool initobject command. Again, with INIT-OBJECTS we can finally stop including .c files and go with seperate compilation.
2009-04-17 18:18:02 +02:00
\subsubsection { layout}
2010-04-27 08:56:47 +02:00
No significant change from romcc code.
2009-04-17 18:18:02 +02:00
\subsubsection { boot sequence}
2010-04-27 08:56:47 +02:00
No significant change from romcc code, except that the CAR code has to set up a stack.
2009-04-21 00:10:34 +02:00
\subsubsection { layout}
2010-04-27 08:56:47 +02:00
No significant change from romcc code.
2009-04-21 00:10:34 +02:00
\subsubsection { boot sequence}
2010-04-27 08:56:47 +02:00
No significant change from romcc code, except that the CAR code has to set up a stack.
2009-04-17 18:18:02 +02:00
\subsection { failover}
2010-04-27 08:56:47 +02:00
Failover is the newest way to lay out a ROM. The choice of which image to run is removed from the fallback image and moved into a small, standalone piece of code. The code is simple enough to show here:
2009-04-23 05:59:33 +02:00
\begin { verbatim}
static unsigned long main(unsigned long bist)
{
if (do_ normal_ boot())
goto normal_ image;
else
goto fallback_ image;
normal_ image:
_ _ asm_ _ _ _ volatile_ _ ("jmp _ _ normal_ image" : : "a" (bist) : );
cpu_ reset:
_ _ asm_ _ _ _ volatile_ _ ("jmp _ _ cpu_ reset" : : "a" (bist) : );
fallback_ image:
return bist;
}
\end { verbatim}
2010-04-27 08:56:47 +02:00
Some motherboards have a more complex bus structure (e.g. Opteron). In those cases, the failover can be more complex, as it requires some hardware initialization to work correctly. As of this writing (April 2009), these boards have their own failover:
2009-04-23 05:59:33 +02:00
\begin { quote}
./src/mainboard/iei/nova4899r/failover.c
./src/mainboard/emulation/qemu-x86/failover.c
2009-05-12 16:01:14 +02:00
./src/mainboard/supermicro/x6dhr\_ ig/failover.c
./src/mainboard/supermicro/x6dai\_ g/failover.c
./src/mainboard/supermicro/x6dhe\_ g2/failover.c
./src/mainboard/supermicro/x6dhr\_ ig2/failover.c
./src/mainboard/supermicro/x6dhe\_ g/failover.c
2009-04-23 05:59:33 +02:00
./src/mainboard/dell/s1850/failover.c
./src/mainboard/intel/xe7501devkit/failover.c
./src/mainboard/intel/jarrell/failover.c
./src/mainboard/olpc/btest/failover.c
2009-05-12 16:01:14 +02:00
./src/mainboard/olpc/rev\_ a/failover.c
2009-04-23 05:59:33 +02:00
./src/mainboard/via/epia-m/failover.c
\end { quote}
2010-04-27 08:56:47 +02:00
Here is one of the more complicated ones:
2009-04-23 05:59:33 +02:00
\begin { verbatim}
static unsigned long main(unsigned long bist)
{
/* Did just the cpu reset? */
if (memory_ initialized()) {
if (last_ boot_ normal()) {
goto normal_ image;
} else {
goto cpu_ reset;
}
}
/* This is the primary cpu how should I boot? */
else if (do_ normal_ boot()) {
goto normal_ image;
}
else {
goto fallback_ image;
}
normal_ image:
asm volatile ("jmp _ _ normal_ image"
: /* outputs */
: "a" (bist) /* inputs */
: /* clobbers */
);
cpu_ reset:
asm volatile ("jmp _ _ cpu_ reset"
: /* outputs */
: "a"(bist) /* inputs */
: /* clobbers */
);
fallback_ image:
return bist;
}
\end { verbatim}
2010-04-27 08:56:47 +02:00
They're not that different, in fact. So why are there different copies all over the tree? Simple: code inclusion. Most of the failover.c are different because they include different bits of code. Here is a key reason for killing C code inclusion in the tree.
2009-04-23 05:59:33 +02:00
\subsubsection { How it is built}
2010-04-27 08:56:47 +02:00
There two additional config variables:
2009-04-23 05:59:33 +02:00
\begin { itemize}
2010-04-27 08:56:47 +02:00
\item HAVE\_ FAILOVER\_ IMAGE Has to be defined when certain files are included.
2009-04-23 05:59:33 +02:00
\item USE\_ FAILOVER\_ IMAGE Enables the use of the failover image
\end { itemize}
2010-04-27 08:56:47 +02:00
Confusingly enough, almost all the uses of these two variables are either nested or both required to be set, e.g.
The fallback and normal builds are the same. The target config has a new clause that looks like this:
2009-04-23 05:59:33 +02:00
\begin { verbatim}
romimage "failover"
2009-06-30 17:17:49 +02:00
option CONFIG_ USE_ FAILOVER_ IMAGE=1
option CONFIG_ USE_ FALLBACK_ IMAGE=0
option CONFIG_ ROM_ IMAGE_ SIZE=CONFIG_ FAILOVER_ SIZE
option CONFIG_ XIP_ ROM_ SIZE=CONFIG_ FAILOVER_ SIZE
2009-04-23 05:59:33 +02:00
option COREBOOT_ EXTRA_ VERSION="\$ (shell cat ../../VERSION)\_ Failover"
end
\end { verbatim}
2010-04-27 08:56:47 +02:00
This new section uses some constructs not yet discussed in detail. XIP\_ ROM\_ SIZE just refers to the
fact that the failover code is eXecute In Place, i.e. not copied to RAM. Of course, the ROM part of normal/fallback is as well, so the usage of XIP here is somewhat confusing. Finally, the USE\_ FAILOVER\_ IMAGE variable is set, which changes code compilation in a few places. If we just consider non-mainbard files, there are:
2009-04-23 05:59:33 +02:00
\begin { verbatim}
src/cpu/amd/car/cache_ as_ ram.inc
src/arch/i386/Config.lb
\end { verbatim}
For the cache\_ as\_ ram.inc file, the changes relate to the fact that failover code sets up CAR, so that fallback code need not.
2010-04-27 08:56:47 +02:00
For the Config.lb, several aspects of build change.
When USE\_ FAILOVER\_ IMAGE, entry into both normal and fallback bios images is via a 32-bit entry point (when not defined, entry into fallback is a 16-entry point at the power-on reset vector).
2009-04-23 05:59:33 +02:00
\subsubsection { layout}
2010-04-27 08:56:47 +02:00
Failover.c becomes the new bootblock at the top of memory. It calls either normal or fallback. The address of normal and fallback is determined by ldscript magic.
2009-04-23 05:59:33 +02:00
\subsubsection { boot sequence}
2010-04-27 08:56:47 +02:00
failover.c tests a few variables and the calls the normal or fallback payload depending on those variables; usually they are CMOS settings.
2009-04-23 05:59:33 +02:00
\subsection { Proposed new image forat}
2010-04-27 08:56:47 +02:00
The new image format will use seperate compilation -- no C code included! -- on all files.
2004-02-10 18:30:04 +01:00
2010-04-27 08:56:47 +02:00
The new design has a few key goals:
2009-04-23 05:59:33 +02:00
\begin { itemize}
2010-04-27 08:56:47 +02:00
\item Always use a bootblock (currently called failover).
The name failover.c, being utterly obscure, will not be used; instead, we will name the file bootblock.c. Instead of having a different copy for each mainboard, we can have just one copy.
2009-04-23 05:59:33 +02:00
\item Always use seperate compilation
\item Always use printk etc. in the ROM code
2010-04-27 08:56:47 +02:00
\item (longer term) from the bootblock, always use cbfs to locate the normal/fallback etc. code. This code will be XIP.
2009-04-23 05:59:33 +02:00
\end { itemize}
\subsubsection { How it is built}
2010-04-27 08:56:47 +02:00
For now, since we are still using the config tool, we'll need a new command: bootblockobject, which creates a list of files to be included in the bootblock. Not a lot else will have to change. We are going to move to using the v3 CAR code assembly code (one or two files at most, instead of many) and, instead of the thicket of little ldscript files, one ldscript file. This strategy is subject to modification as events dictate.
2009-04-23 05:59:33 +02:00
\subsubsection { layout}
2010-04-27 08:56:47 +02:00
Almost the same, for now, as the current failover code.
2009-04-23 05:59:33 +02:00
\subsubsection { boot sequence}
2004-02-10 18:30:04 +01:00
%
2009-04-17 18:18:02 +02:00
% 14 Glossary
2003-11-22 16:15:47 +01:00
%
\section { Glossary}
\begin { itemize}
\item payload
2009-04-21 23:45:11 +02:00
coreboot only cares about low level machine initialization, but also has
2003-11-22 16:15:47 +01:00
very simple mechanisms to boot a file either from FLASHROM or IDE. That
file, possibly a Linux Kernel, a boot loader or Etherboot, are called
payload, since it is the first software executed that does not cope with
pure initialization.
\item flash device
Flash devices are commonly used in all different computers since unlike
ROMs they can be electronically erased and reprogrammed.
\end { itemize}
\newpage
%
2004-02-10 18:30:04 +01:00
% 14 Bibliography
2003-11-22 16:15:47 +01:00
%
\section { Bibliography}
2009-04-21 23:45:11 +02:00
\subsection { Additional Papers on coreboot}
2003-11-22 16:15:47 +01:00
\begin { itemize}
2010-04-27 08:56:47 +02:00
\item
2009-04-21 23:45:11 +02:00
\textit { \url { http://www.coreboot.org/Documentation} }
2010-04-27 08:56:47 +02:00
\item
2003-11-22 16:15:47 +01:00
\textit { \url { http://www.lysator.liu.se/upplysning/fa/linuxbios.pdf} }
2010-04-27 08:56:47 +02:00
\item
2003-11-22 16:15:47 +01:00
\textit { \url { http://portal.acm.org/citation.cfm?id=512627} }
\end { itemize}
\subsection { Links}
\begin { itemize}
\item Etherboot: \textit { \url { http://www.etherboot.org/} }
2009-04-21 23:45:11 +02:00
\item Filo: \textit { \url { http://www.coreboot.org/FILO} }
2003-11-22 16:15:47 +01:00
\item OpenBIOS: \textit { \url { http://www.openbios.org/} }
\end { itemize}
\end { document}