2012-10-30 15:03:43 +01:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; version 2 of
|
|
|
|
* the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*/
|
|
|
|
|
2018-04-18 10:11:59 +02:00
|
|
|
#include <device/pci_ops.h>
|
2012-10-30 15:03:43 +01:00
|
|
|
#include "haswell.h"
|
|
|
|
|
|
|
|
void intel_northbridge_haswell_finalize_smm(void)
|
|
|
|
{
|
2020-01-15 00:49:03 +01:00
|
|
|
pci_or_config16(HOST_BRIDGE, 0x50, 1 << 0); /* GGC */
|
|
|
|
pci_or_config32(HOST_BRIDGE, 0x5c, 1 << 0); /* DPR */
|
|
|
|
pci_or_config32(HOST_BRIDGE, 0x78, 1 << 10); /* ME */
|
|
|
|
pci_or_config32(HOST_BRIDGE, 0x90, 1 << 0); /* REMAPBASE */
|
|
|
|
pci_or_config32(HOST_BRIDGE, 0x98, 1 << 0); /* REMAPLIMIT */
|
|
|
|
pci_or_config32(HOST_BRIDGE, 0xa0, 1 << 0); /* TOM */
|
|
|
|
pci_or_config32(HOST_BRIDGE, 0xa8, 1 << 0); /* TOUUD */
|
|
|
|
pci_or_config32(HOST_BRIDGE, 0xb0, 1 << 0); /* BDSM */
|
|
|
|
pci_or_config32(HOST_BRIDGE, 0xb4, 1 << 0); /* BGSM */
|
|
|
|
pci_or_config32(HOST_BRIDGE, 0xb8, 1 << 0); /* TSEGMB */
|
|
|
|
pci_or_config32(HOST_BRIDGE, 0xbc, 1 << 0); /* TOLUD */
|
2012-10-30 15:03:43 +01:00
|
|
|
|
2020-01-15 00:49:03 +01:00
|
|
|
MCHBAR32_OR(MMIO_PAVP_MSG, 1 << 0); /* PAVP */
|
|
|
|
MCHBAR32_OR(SAPMCTL, 1UL << 31); /* SA PM */
|
|
|
|
MCHBAR32_OR(UMAGFXCTL, 1 << 0); /* UMA GFX */
|
|
|
|
MCHBAR32_OR(VTDTRKLCK, 1 << 0); /* VTDTRK */
|
|
|
|
MCHBAR32_OR(REQLIM, 1UL << 31);
|
|
|
|
MCHBAR32_OR(DMIVCLIM, 1UL << 31);
|
|
|
|
MCHBAR32_OR(CRDTLCK, 1 << 0);
|
2012-10-30 15:03:43 +01:00
|
|
|
|
|
|
|
/* Memory Controller Lockdown */
|
2020-01-15 00:49:03 +01:00
|
|
|
MCHBAR8(MC_LOCK) = 0x8f;
|
2012-10-30 15:03:43 +01:00
|
|
|
|
|
|
|
/* Read+write the following */
|
2020-01-15 00:49:03 +01:00
|
|
|
MCHBAR32(VDMBDFBARKVM) = MCHBAR32(VDMBDFBARKVM);
|
|
|
|
MCHBAR32(VDMBDFBARPAVP) = MCHBAR32(VDMBDFBARPAVP);
|
|
|
|
MCHBAR32(HDAUDRID) = MCHBAR32(HDAUDRID);
|
2012-10-30 15:03:43 +01:00
|
|
|
}
|