2010-12-10 10:02:50 +01:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2010 Advanced Micro Devices, Inc.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; version 2 of the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
Remove address from GPLv2 headers
As per discussion with lawyers[tm], it's not a good idea to
shorten the license header too much - not for legal reasons
but because there are tools that look for them, and giving
them a standard pattern simplifies things.
However, we got confirmation that we don't have to update
every file ever added to coreboot whenever the FSF gets a
new lease, but can drop the address instead.
util/kconfig is excluded because that's imported code that
we may want to synchronize every now and then.
$ find * -type f -exec sed -i "s:Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, *MA[, ]*02110-1301[, ]*USA:Foundation, Inc.:" {} +
$ find * -type f -exec sed -i "s:Foundation, Inc., 51 Franklin Street, Suite 500, Boston, MA 02110-1335, USA:Foundation, Inc.:" {} +
$ find * -type f -exec sed -i "s:Foundation, Inc., 59 Temple Place[-, ]*Suite 330, Boston, MA *02111-1307[, ]*USA:Foundation, Inc.:" {} +
$ find * -type f -exec sed -i "s:Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.:Foundation, Inc.:" {} +
$ find * -type f
-a \! -name \*.patch \
-a \! -name \*_shipped \
-a \! -name LICENSE_GPL \
-a \! -name LGPL.txt \
-a \! -name COPYING \
-a \! -name DISCLAIMER \
-exec sed -i "/Foundation, Inc./ N;s:Foundation, Inc.* USA\.* *:Foundation, Inc. :;s:Foundation, Inc. $:Foundation, Inc.:" {} +
Change-Id: Icc968a5a5f3a5df8d32b940f9cdb35350654bef9
Signed-off-by: Patrick Georgi <pgeorgi@chromium.org>
Reviewed-on: http://review.coreboot.org/9233
Tested-by: build bot (Jenkins)
Reviewed-by: Vladimir Serbinenko <phcoder@gmail.com>
2015-03-26 15:17:45 +01:00
|
|
|
* Foundation, Inc.
|
2010-12-10 10:02:50 +01:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <stdint.h>
|
|
|
|
#include <arch/io.h>
|
|
|
|
#include <device/pci_ids.h>
|
|
|
|
|
|
|
|
/*
|
2010-12-14 02:47:18 +01:00
|
|
|
* Enable 4MB (LPC) ROM access at 0xFFC00000 - 0xFFFFFFFF.
|
2010-12-10 10:02:50 +01:00
|
|
|
*
|
|
|
|
* Hardware should enable LPC ROM by pin straps. This function does not
|
|
|
|
* handle the theoretically possible PCI ROM, FWH, or SPI ROM configurations.
|
|
|
|
*
|
2010-12-14 02:47:18 +01:00
|
|
|
* The SB700 power-on default is to map 512K ROM space.
|
2010-12-10 10:02:50 +01:00
|
|
|
*
|
|
|
|
* Details: AMD SB700/710/750 BIOS Developer's Guide (BDG), Rev. 1.00,
|
|
|
|
* PN 43366_sb7xx_bdg_pub_1.00, June 2009, section 3.1, page 14.
|
|
|
|
*/
|
|
|
|
static void sb700_enable_rom(void)
|
|
|
|
{
|
|
|
|
u8 reg8;
|
2014-10-26 01:12:15 +02:00
|
|
|
pci_devfn_t dev;
|
2010-12-10 10:02:50 +01:00
|
|
|
|
2011-03-28 05:33:10 +02:00
|
|
|
dev = PCI_DEV(0, 0x14, 3);
|
2010-12-10 10:02:50 +01:00
|
|
|
|
|
|
|
/* Decode variable LPC ROM address ranges 1 and 2. */
|
2012-02-02 00:15:08 +01:00
|
|
|
reg8 = pci_io_read_config8(dev, 0x48);
|
2010-12-10 10:02:50 +01:00
|
|
|
reg8 |= (1 << 3) | (1 << 4);
|
2012-02-02 00:15:08 +01:00
|
|
|
pci_io_write_config8(dev, 0x48, reg8);
|
2010-12-10 10:02:50 +01:00
|
|
|
|
|
|
|
/* LPC ROM address range 1: */
|
|
|
|
/* Enable LPC ROM range mirroring start at 0x000e(0000). */
|
2012-02-02 00:15:08 +01:00
|
|
|
pci_io_write_config16(dev, 0x68, 0x000e);
|
2010-12-10 10:02:50 +01:00
|
|
|
/* Enable LPC ROM range mirroring end at 0x000f(ffff). */
|
2012-02-02 00:15:08 +01:00
|
|
|
pci_io_write_config16(dev, 0x6a, 0x000f);
|
2010-12-10 10:02:50 +01:00
|
|
|
|
|
|
|
/* LPC ROM address range 2: */
|
|
|
|
/*
|
|
|
|
* Enable LPC ROM range start at:
|
|
|
|
* 0xfff8(0000): 512KB
|
|
|
|
* 0xfff0(0000): 1MB
|
2010-12-14 02:47:18 +01:00
|
|
|
* 0xffe0(0000): 2MB
|
|
|
|
* 0xffc0(0000): 4MB
|
2010-12-10 10:02:50 +01:00
|
|
|
*/
|
2012-02-02 00:15:08 +01:00
|
|
|
pci_io_write_config16(dev, 0x6c, 0x10000 - (CONFIG_COREBOOT_ROMSIZE_KB >> 6));
|
2010-12-10 10:02:50 +01:00
|
|
|
/* Enable LPC ROM range end at 0xffff(ffff). */
|
2012-02-02 00:15:08 +01:00
|
|
|
pci_io_write_config16(dev, 0x6e, 0xffff);
|
2010-12-10 10:02:50 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static void bootblock_southbridge_init(void)
|
|
|
|
{
|
|
|
|
sb700_enable_rom();
|
|
|
|
}
|