2016-02-11 02:47:03 +01:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2016 Intel Corp.
|
|
|
|
* (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*/
|
2015-10-07 02:16:41 +02:00
|
|
|
#include <arch/cpu.h>
|
2016-02-11 02:47:03 +01:00
|
|
|
#include <bootblock_common.h>
|
|
|
|
#include <device/pci.h>
|
|
|
|
#include <soc/bootblock.h>
|
2016-02-12 22:26:57 +01:00
|
|
|
#include <soc/cpu.h>
|
2016-02-11 02:47:03 +01:00
|
|
|
#include <soc/northbridge.h>
|
|
|
|
#include <soc/pci_devs.h>
|
2016-02-25 02:02:58 +01:00
|
|
|
#include <soc/uart.h>
|
2015-10-07 02:16:41 +02:00
|
|
|
|
|
|
|
void asmlinkage bootblock_c_entry(void)
|
|
|
|
{
|
2016-02-11 02:47:03 +01:00
|
|
|
device_t dev = NB_DEV_ROOT;
|
|
|
|
|
|
|
|
/* Set PCI Express BAR */
|
|
|
|
pci_io_write_config32(dev, PCIEXBAR, CONFIG_MMCONF_BASE_ADDRESS | 1);
|
|
|
|
|
|
|
|
dev = P2SB_DEV;
|
|
|
|
/* BAR and MMIO enable for IOSF, so that GPIOs can be configured */
|
|
|
|
pci_write_config32(dev, PCI_BASE_ADDRESS_0, CONFIG_IOSF_BASE_ADDRESS);
|
|
|
|
pci_write_config32(dev, PCI_BASE_ADDRESS_1, 0);
|
|
|
|
pci_write_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY);
|
|
|
|
|
|
|
|
/* Call lib/bootblock.c main */
|
|
|
|
main();
|
2015-10-07 02:16:41 +02:00
|
|
|
}
|
2016-02-12 22:26:57 +01:00
|
|
|
|
2016-02-25 02:02:58 +01:00
|
|
|
void bootblock_soc_early_init(void)
|
|
|
|
{
|
|
|
|
/* Prepare UART for serial console. */
|
|
|
|
if (IS_ENABLED(CONFIG_SOC_UART_DEBUG))
|
|
|
|
soc_console_uart_init();
|
|
|
|
}
|