2020-05-05 22:49:26 +02:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-or-later */
|
2012-05-10 20:27:32 +02:00
|
|
|
|
2013-02-11 22:12:55 +01:00
|
|
|
#ifndef _SPI_GENERIC_H_
|
|
|
|
#define _SPI_GENERIC_H_
|
2012-05-10 20:27:32 +02:00
|
|
|
|
2019-07-15 11:15:36 +02:00
|
|
|
/* Common parameters -- kind of high, but they should only occur when there
|
|
|
|
* is a problem (and well your system already is broken), so err on the side
|
|
|
|
* of caution in case we're dealing with slower SPI buses and/or processors.
|
|
|
|
*/
|
2019-07-17 14:27:13 +02:00
|
|
|
#define SPI_FLASH_PROG_TIMEOUT_MS 200
|
|
|
|
#define SPI_FLASH_PAGE_ERASE_TIMEOUT_MS 500
|
2019-07-15 11:15:36 +02:00
|
|
|
|
2017-12-14 22:34:47 +01:00
|
|
|
#include <commonlib/region.h>
|
2012-05-10 20:27:32 +02:00
|
|
|
#include <stdint.h>
|
2016-11-30 13:34:22 +01:00
|
|
|
#include <stddef.h>
|
2012-05-10 20:27:32 +02:00
|
|
|
|
2019-09-03 20:54:55 +02:00
|
|
|
/* SPI vendor IDs */
|
|
|
|
#define VENDOR_ID_ADESTO 0x1f
|
|
|
|
#define VENDOR_ID_AMIC 0x37
|
|
|
|
#define VENDOR_ID_ATMEL 0x1f
|
|
|
|
#define VENDOR_ID_EON 0x1c
|
|
|
|
#define VENDOR_ID_GIGADEVICE 0xc8
|
|
|
|
#define VENDOR_ID_MACRONIX 0xc2
|
|
|
|
#define VENDOR_ID_SPANSION 0x01
|
|
|
|
#define VENDOR_ID_SST 0xbf
|
|
|
|
#define VENDOR_ID_STMICRO 0x20
|
|
|
|
#define VENDOR_ID_WINBOND 0xef
|
|
|
|
|
2012-05-10 20:27:32 +02:00
|
|
|
/* Controller-specific definitions: */
|
|
|
|
|
2016-12-01 16:12:32 +01:00
|
|
|
struct spi_ctrlr;
|
|
|
|
|
2012-05-10 20:27:32 +02:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Representation of a SPI slave, i.e. what we're communicating with.
|
|
|
|
*
|
|
|
|
* bus: ID of the bus that the slave is attached to.
|
|
|
|
* cs: ID of the chip select connected to the slave.
|
2016-12-01 16:12:32 +01:00
|
|
|
* ctrlr: Pointer to SPI controller structure.
|
2012-05-10 20:27:32 +02:00
|
|
|
*/
|
|
|
|
struct spi_slave {
|
|
|
|
unsigned int bus;
|
|
|
|
unsigned int cs;
|
2016-12-01 16:12:32 +01:00
|
|
|
const struct spi_ctrlr *ctrlr;
|
|
|
|
};
|
|
|
|
|
2016-11-30 07:07:42 +01:00
|
|
|
/* Representation of SPI operation status. */
|
|
|
|
enum spi_op_status {
|
|
|
|
SPI_OP_NOT_EXECUTED = 0,
|
|
|
|
SPI_OP_SUCCESS = 1,
|
|
|
|
SPI_OP_FAILURE = 2,
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Representation of a SPI operation.
|
|
|
|
*
|
|
|
|
* dout: Pointer to data to send.
|
|
|
|
* bytesout: Count of data in bytes to send.
|
|
|
|
* din: Pointer to store received data.
|
|
|
|
* bytesin: Count of data in bytes to receive.
|
|
|
|
*/
|
|
|
|
struct spi_op {
|
|
|
|
const void *dout;
|
|
|
|
size_t bytesout;
|
|
|
|
void *din;
|
|
|
|
size_t bytesin;
|
|
|
|
enum spi_op_status status;
|
|
|
|
};
|
|
|
|
|
2017-01-08 22:32:30 +01:00
|
|
|
enum spi_clock_phase {
|
|
|
|
SPI_CLOCK_PHASE_FIRST,
|
|
|
|
SPI_CLOCK_PHASE_SECOND
|
|
|
|
};
|
|
|
|
|
|
|
|
enum spi_wire_mode {
|
|
|
|
SPI_4_WIRE_MODE,
|
|
|
|
SPI_3_WIRE_MODE
|
|
|
|
};
|
|
|
|
|
|
|
|
enum spi_polarity {
|
|
|
|
SPI_POLARITY_LOW,
|
|
|
|
SPI_POLARITY_HIGH
|
|
|
|
};
|
|
|
|
|
|
|
|
struct spi_cfg {
|
|
|
|
/* CLK phase - 0: Phase first, 1: Phase second */
|
|
|
|
enum spi_clock_phase clk_phase;
|
|
|
|
/* CLK polarity - 0: Low, 1: High */
|
|
|
|
enum spi_polarity clk_polarity;
|
|
|
|
/* CS polarity - 0: Low, 1: High */
|
|
|
|
enum spi_polarity cs_polarity;
|
|
|
|
/* Wire mode - 0: 4-wire, 1: 3-wire */
|
|
|
|
enum spi_wire_mode wire_mode;
|
|
|
|
/* Data bit length. */
|
|
|
|
unsigned int data_bit_length;
|
|
|
|
};
|
|
|
|
|
2017-04-20 04:27:28 +02:00
|
|
|
/*
|
|
|
|
* If there is no limit on the maximum transfer size for the controller,
|
|
|
|
* max_xfer_size can be set to SPI_CTRLR_DEFAULT_MAX_XFER_SIZE which is equal to
|
|
|
|
* UINT32_MAX.
|
|
|
|
*/
|
|
|
|
#define SPI_CTRLR_DEFAULT_MAX_XFER_SIZE (UINT32_MAX)
|
|
|
|
|
2017-05-18 04:14:06 +02:00
|
|
|
struct spi_flash;
|
|
|
|
|
2018-12-31 10:49:16 +01:00
|
|
|
enum ctrlr_prot_type {
|
|
|
|
READ_PROTECT = 1,
|
|
|
|
WRITE_PROTECT = 2,
|
|
|
|
READ_WRITE_PROTECT = 3,
|
|
|
|
};
|
|
|
|
|
2018-01-29 19:30:17 +01:00
|
|
|
enum {
|
|
|
|
/* Deduct the command length from the spi_crop_chunk() calculation for
|
|
|
|
sizing a transaction. */
|
|
|
|
SPI_CNTRLR_DEDUCT_CMD_LEN = 1 << 0,
|
|
|
|
/* Remove the opcode size from the command length used in the
|
|
|
|
spi_crop_chunk() calculation. Controllers which have a dedicated
|
|
|
|
register for the command byte would set this flag which would
|
|
|
|
allow the use of the maximum transfer size. */
|
|
|
|
SPI_CNTRLR_DEDUCT_OPCODE_LEN = 1 << 1,
|
|
|
|
};
|
|
|
|
|
2016-12-01 16:12:32 +01:00
|
|
|
/*-----------------------------------------------------------------------
|
2018-04-20 05:15:25 +02:00
|
|
|
* Representation of a SPI controller. Note the xfer() and xfer_vector()
|
|
|
|
* callbacks are meant to process full duplex transactions. If the
|
|
|
|
* controller cannot handle these transactions then return an error when
|
|
|
|
* din and dout are both set. See spi_xfer() below for more details.
|
2017-04-20 04:27:28 +02:00
|
|
|
*
|
|
|
|
* claim_bus: Claim SPI bus and prepare for communication.
|
|
|
|
* release_bus: Release SPI bus.
|
|
|
|
* setup: Setup given SPI device bus.
|
|
|
|
* xfer: Perform one SPI transfer operation.
|
|
|
|
* xfer_vector: Vector of SPI transfer operations.
|
2019-06-07 02:03:44 +02:00
|
|
|
* xfer_dual: (optional) Perform one SPI transfer in Dual SPI mode.
|
2017-04-20 04:27:28 +02:00
|
|
|
* max_xfer_size: Maximum transfer size supported by the controller
|
|
|
|
* (0 = invalid,
|
|
|
|
* SPI_CTRLR_DEFAULT_MAX_XFER_SIZE = unlimited)
|
2018-01-29 19:30:17 +01:00
|
|
|
* flags: See SPI_CNTRLR_* enums above.
|
2016-12-01 16:12:32 +01:00
|
|
|
*
|
2017-05-18 04:14:06 +02:00
|
|
|
* Following member is provided by specialized SPI controllers that are
|
|
|
|
* actually SPI flash controllers.
|
|
|
|
*
|
|
|
|
* flash_probe: Specialized probe function provided by SPI flash
|
|
|
|
* controllers.
|
2017-12-14 22:34:47 +01:00
|
|
|
* flash_protect: Protect a region of flash using the SPI flash controller.
|
2016-12-01 16:12:32 +01:00
|
|
|
*/
|
|
|
|
struct spi_ctrlr {
|
|
|
|
int (*claim_bus)(const struct spi_slave *slave);
|
|
|
|
void (*release_bus)(const struct spi_slave *slave);
|
2016-11-30 07:07:42 +01:00
|
|
|
int (*setup)(const struct spi_slave *slave);
|
2016-12-01 16:12:32 +01:00
|
|
|
int (*xfer)(const struct spi_slave *slave, const void *dout,
|
|
|
|
size_t bytesout, void *din, size_t bytesin);
|
2016-11-30 07:07:42 +01:00
|
|
|
int (*xfer_vector)(const struct spi_slave *slave,
|
|
|
|
struct spi_op vectors[], size_t count);
|
2019-06-07 02:03:44 +02:00
|
|
|
int (*xfer_dual)(const struct spi_slave *slave, const void *dout,
|
|
|
|
size_t bytesout, void *din, size_t bytesin);
|
2017-04-20 04:27:28 +02:00
|
|
|
uint32_t max_xfer_size;
|
2018-01-29 19:30:17 +01:00
|
|
|
uint32_t flags;
|
2017-05-18 04:14:06 +02:00
|
|
|
int (*flash_probe)(const struct spi_slave *slave,
|
|
|
|
struct spi_flash *flash);
|
2017-12-14 22:34:47 +01:00
|
|
|
int (*flash_protect)(const struct spi_flash *flash,
|
2018-12-31 10:49:16 +01:00
|
|
|
const struct region *region,
|
|
|
|
const enum ctrlr_prot_type type);
|
2012-05-10 20:27:32 +02:00
|
|
|
};
|
|
|
|
|
2016-12-01 16:25:31 +01:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Structure defining mapping of SPI buses to controller.
|
|
|
|
*
|
|
|
|
* ctrlr: Pointer to controller structure managing the given SPI buses.
|
|
|
|
* bus_start: Start bus number managed by the controller.
|
|
|
|
* bus_end: End bus number manager by the controller.
|
|
|
|
*/
|
|
|
|
struct spi_ctrlr_buses {
|
|
|
|
const struct spi_ctrlr *ctrlr;
|
|
|
|
unsigned int bus_start;
|
|
|
|
unsigned int bus_end;
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Mapping of SPI buses to controllers - should be defined by platform. */
|
|
|
|
extern const struct spi_ctrlr_buses spi_ctrlr_bus_map[];
|
|
|
|
extern const size_t spi_ctrlr_bus_map_count;
|
|
|
|
|
2012-05-10 20:27:32 +02:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Initialization, must be called once on start up.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
void spi_init(void);
|
|
|
|
|
2017-01-08 22:32:30 +01:00
|
|
|
/*
|
|
|
|
* Get configuration of SPI bus.
|
|
|
|
*
|
|
|
|
* slave: Pointer to slave structure.
|
|
|
|
* cfg: Pointer to SPI configuration that needs to be filled.
|
|
|
|
*
|
|
|
|
* Returns:
|
|
|
|
* 0 on success, -1 on error
|
|
|
|
*/
|
|
|
|
int spi_get_config(const struct spi_slave *slave, struct spi_cfg *cfg);
|
|
|
|
|
2012-05-10 20:27:32 +02:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Set up communications parameters for a SPI slave.
|
|
|
|
*
|
|
|
|
* This must be called once for each slave. Note that this function
|
|
|
|
* usually doesn't touch any actual hardware, it only initializes the
|
|
|
|
* contents of spi_slave so that the hardware can be easily
|
|
|
|
* initialized later.
|
|
|
|
*
|
|
|
|
* bus: Bus ID of the slave chip.
|
|
|
|
* cs: Chip select ID of the slave chip on the specified bus.
|
2016-12-01 10:02:44 +01:00
|
|
|
* slave: Pointer to slave structure that needs to be initialized.
|
2012-05-10 20:27:32 +02:00
|
|
|
*
|
2016-12-01 10:02:44 +01:00
|
|
|
* Returns:
|
|
|
|
* 0 on success, -1 on error
|
2012-05-10 20:27:32 +02:00
|
|
|
*/
|
2016-12-01 10:02:44 +01:00
|
|
|
int spi_setup_slave(unsigned int bus, unsigned int cs, struct spi_slave *slave);
|
2012-05-10 20:27:32 +02:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Claim the bus and prepare it for communication with a given slave.
|
|
|
|
*
|
|
|
|
* This must be called before doing any transfers with a SPI slave. It
|
|
|
|
* will enable and initialize any SPI hardware as necessary, and make
|
|
|
|
* sure that the SCK line is in the correct idle state. It is not
|
|
|
|
* allowed to claim the same bus for several slaves without releasing
|
|
|
|
* the bus in between.
|
|
|
|
*
|
|
|
|
* slave: The SPI slave
|
|
|
|
*
|
|
|
|
* Returns: 0 if the bus was claimed successfully, or a negative value
|
|
|
|
* if it wasn't.
|
|
|
|
*/
|
2016-11-30 13:34:22 +01:00
|
|
|
int spi_claim_bus(const struct spi_slave *slave);
|
2012-05-10 20:27:32 +02:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Release the SPI bus
|
|
|
|
*
|
|
|
|
* This must be called once for every call to spi_claim_bus() after
|
|
|
|
* all transfers have finished. It may disable any SPI hardware as
|
|
|
|
* appropriate.
|
|
|
|
*
|
|
|
|
* slave: The SPI slave
|
|
|
|
*/
|
2016-11-30 13:34:22 +01:00
|
|
|
void spi_release_bus(const struct spi_slave *slave);
|
2012-05-10 20:27:32 +02:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* SPI transfer
|
|
|
|
*
|
|
|
|
* spi_xfer() interface:
|
|
|
|
* slave: The SPI slave which will be sending/receiving the data.
|
2014-03-28 05:52:43 +01:00
|
|
|
* dout: Pointer to a string of bytes to send out.
|
|
|
|
* bytesout: How many bytes to write.
|
|
|
|
* din: Pointer to a string of bytes that will be filled in.
|
|
|
|
* bytesin: How many bytes to read.
|
2012-05-10 20:27:32 +02:00
|
|
|
*
|
2020-01-15 21:13:45 +01:00
|
|
|
* Note that din and dout are transferred simultaneously in a full duplex
|
2018-04-20 05:15:25 +02:00
|
|
|
* transaction. The number of clocks within one transaction is calculated
|
|
|
|
* as: MAX(bytesout*8, bytesin*8).
|
|
|
|
*
|
2012-05-10 20:27:32 +02:00
|
|
|
* Returns: 0 on success, not 0 on failure
|
|
|
|
*/
|
2016-11-30 13:34:22 +01:00
|
|
|
int spi_xfer(const struct spi_slave *slave, const void *dout, size_t bytesout,
|
|
|
|
void *din, size_t bytesin);
|
2012-05-10 20:27:32 +02:00
|
|
|
|
2016-11-30 07:07:42 +01:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Vector of SPI transfer operations
|
|
|
|
*
|
|
|
|
* spi_xfer_vector() interface:
|
|
|
|
* slave: The SPI slave which will be sending/receiving the data.
|
|
|
|
* vectors: Array of SPI op structures.
|
|
|
|
* count: Number of SPI op vectors.
|
|
|
|
*
|
|
|
|
* Returns: 0 on success, not 0 on failure
|
|
|
|
*/
|
|
|
|
int spi_xfer_vector(const struct spi_slave *slave,
|
|
|
|
struct spi_op vectors[], size_t count);
|
|
|
|
|
2017-04-20 04:27:28 +02:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Given command length and length of remaining data, return the maximum data
|
|
|
|
* that can be transferred in next spi_xfer.
|
|
|
|
*
|
|
|
|
* Returns: 0 on error, non-zero data size that can be xfered on success.
|
|
|
|
*/
|
|
|
|
unsigned int spi_crop_chunk(const struct spi_slave *slave, unsigned int cmd_len,
|
|
|
|
unsigned int buf_len);
|
2014-06-29 15:17:33 +02:00
|
|
|
|
2012-05-10 20:27:32 +02:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Write 8 bits, then read 8 bits.
|
|
|
|
* slave: The SPI slave we're communicating with
|
|
|
|
* byte: Byte to be written
|
|
|
|
*
|
|
|
|
* Returns: The value that was read, or a negative value on error.
|
|
|
|
*
|
|
|
|
* TODO: This function probably shouldn't be inlined.
|
|
|
|
*/
|
2016-11-30 13:34:22 +01:00
|
|
|
static inline int spi_w8r8(const struct spi_slave *slave, unsigned char byte)
|
2012-05-10 20:27:32 +02:00
|
|
|
{
|
|
|
|
unsigned char dout[2];
|
|
|
|
unsigned char din[2];
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
dout[0] = byte;
|
|
|
|
dout[1] = 0;
|
|
|
|
|
2014-03-28 05:52:43 +01:00
|
|
|
ret = spi_xfer(slave, dout, 2, din, 2);
|
2012-05-10 20:27:32 +02:00
|
|
|
return ret < 0 ? ret : din[1];
|
|
|
|
}
|
|
|
|
|
2013-02-11 22:12:55 +01:00
|
|
|
#endif /* _SPI_GENERIC_H_ */
|