2014-02-19 20:35:30 +01:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
|
|
|
* Copyright 2013 Google Inc.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
* 3. The name of the author may not be used to endorse or promote products
|
|
|
|
* derived from this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
|
|
|
|
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
|
|
|
|
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
|
|
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
|
|
|
|
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
|
|
|
|
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
|
|
|
|
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
|
|
|
|
* SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* cache.c: Cache maintenance routines for ARM64-A and ARM64-R
|
|
|
|
*
|
|
|
|
* Reference: ARM64 Architecture Reference Manual, ARM64-A and ARM64-R edition
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <stdint.h>
|
|
|
|
|
|
|
|
#include <arch/cache.h>
|
2014-08-27 21:16:16 +02:00
|
|
|
#include <arch/lib_helpers.h>
|
2014-02-19 20:35:30 +01:00
|
|
|
|
|
|
|
void tlb_invalidate_all(void)
|
|
|
|
{
|
|
|
|
/* TLBIALL includes dTLB and iTLB on systems that have them. */
|
2018-10-11 00:31:36 +02:00
|
|
|
tlbiall_el2();
|
2014-02-19 20:35:30 +01:00
|
|
|
dsb();
|
|
|
|
isb();
|
|
|
|
}
|
|
|
|
|
|
|
|
enum dcache_op {
|
|
|
|
OP_DCCSW,
|
|
|
|
OP_DCCISW,
|
|
|
|
OP_DCISW,
|
|
|
|
OP_DCCIVAC,
|
|
|
|
OP_DCCVAC,
|
|
|
|
OP_DCIVAC,
|
|
|
|
};
|
|
|
|
|
|
|
|
unsigned int dcache_line_bytes(void)
|
|
|
|
{
|
|
|
|
uint32_t ccsidr;
|
|
|
|
static unsigned int line_bytes = 0;
|
|
|
|
|
|
|
|
if (line_bytes)
|
|
|
|
return line_bytes;
|
|
|
|
|
2014-08-27 21:16:16 +02:00
|
|
|
ccsidr = raw_read_ccsidr_el1();
|
2014-02-19 20:35:30 +01:00
|
|
|
/* [2:0] - Indicates (Log2(number of words in cache line)) - 2 */
|
|
|
|
line_bytes = 1 << ((ccsidr & 0x7) + 2); /* words per line */
|
|
|
|
line_bytes *= sizeof(unsigned int); /* bytes per word */
|
|
|
|
|
|
|
|
return line_bytes;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Do a dcache operation by virtual address. This is useful for
|
|
|
|
* maintaining coherency in drivers which do DMA transfers and only need to
|
|
|
|
* perform cache maintenance on a particular memory range rather than the
|
|
|
|
* entire cache.
|
|
|
|
*/
|
|
|
|
static void dcache_op_va(void const *addr, size_t len, enum dcache_op op)
|
|
|
|
{
|
|
|
|
unsigned long line, linesize;
|
|
|
|
|
|
|
|
linesize = dcache_line_bytes();
|
|
|
|
line = (uintptr_t)addr & ~(linesize - 1);
|
|
|
|
|
|
|
|
dsb();
|
|
|
|
while (line < (uintptr_t)addr + len) {
|
|
|
|
switch(op) {
|
|
|
|
case OP_DCCIVAC:
|
|
|
|
dccivac(line);
|
|
|
|
break;
|
|
|
|
case OP_DCCVAC:
|
|
|
|
dccvac(line);
|
|
|
|
break;
|
|
|
|
case OP_DCIVAC:
|
|
|
|
dcivac(line);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
line += linesize;
|
|
|
|
}
|
|
|
|
isb();
|
|
|
|
}
|
|
|
|
|
2014-06-18 02:07:27 +02:00
|
|
|
void dcache_clean_by_mva(void const *addr, size_t len)
|
2014-02-19 20:35:30 +01:00
|
|
|
{
|
|
|
|
dcache_op_va(addr, len, OP_DCCVAC);
|
|
|
|
}
|
|
|
|
|
2014-06-18 02:07:27 +02:00
|
|
|
void dcache_clean_invalidate_by_mva(void const *addr, size_t len)
|
2014-02-19 20:35:30 +01:00
|
|
|
{
|
|
|
|
dcache_op_va(addr, len, OP_DCCIVAC);
|
|
|
|
}
|
|
|
|
|
2014-06-18 02:07:27 +02:00
|
|
|
void dcache_invalidate_by_mva(void const *addr, size_t len)
|
2014-02-19 20:35:30 +01:00
|
|
|
{
|
|
|
|
dcache_op_va(addr, len, OP_DCIVAC);
|
|
|
|
}
|
|
|
|
|
|
|
|
void cache_sync_instructions(void)
|
|
|
|
{
|
2018-10-11 00:31:36 +02:00
|
|
|
uint32_t sctlr = raw_read_sctlr_el2();
|
2015-04-21 23:32:36 +02:00
|
|
|
if (sctlr & SCTLR_C)
|
|
|
|
dcache_clean_all(); /* includes trailing DSB (assembly) */
|
|
|
|
else if (sctlr & SCTLR_I)
|
|
|
|
dcache_clean_invalidate_all();
|
2015-04-01 07:50:17 +02:00
|
|
|
icache_invalidate_all(); /* includes leading DSB and trailing ISB */
|
2014-02-19 20:35:30 +01:00
|
|
|
}
|
2015-04-01 07:59:25 +02:00
|
|
|
|
|
|
|
void arch_program_segment_loaded(void const *addr, size_t len)
|
|
|
|
{
|
|
|
|
dcache_clean_invalidate_by_mva(addr, len);
|
|
|
|
icache_invalidate_all();
|
|
|
|
}
|