2017-05-05 05:17:45 +02:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
2017-05-16 02:55:11 +02:00
|
|
|
* Copyright (C) 2010-2017 Advanced Micro Devices, Inc.
|
2017-05-05 05:17:45 +02:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; version 2 of the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*/
|
|
|
|
|
2017-08-17 23:15:55 +02:00
|
|
|
#ifndef __STONEYRIDGE_CHIP_H__
|
|
|
|
#define __STONEYRIDGE_CHIP_H__
|
2017-05-05 05:17:45 +02:00
|
|
|
|
2017-11-10 21:16:23 +01:00
|
|
|
#include <stddef.h>
|
2017-05-05 05:17:45 +02:00
|
|
|
#include <stdint.h>
|
2017-11-10 21:16:23 +01:00
|
|
|
#include <commonlib/helpers.h>
|
2017-05-05 05:17:45 +02:00
|
|
|
|
2017-09-25 18:00:47 +02:00
|
|
|
#define MAX_NODES 1
|
|
|
|
#define MAX_DRAM_CH 1
|
|
|
|
#define MAX_DIMMS_PER_CH 2
|
|
|
|
|
2017-06-15 20:17:38 +02:00
|
|
|
struct soc_amd_stoneyridge_config {
|
2017-11-16 18:01:08 +01:00
|
|
|
u8 spd_addr_lookup[MAX_NODES][MAX_DRAM_CH][MAX_DIMMS_PER_CH];
|
2017-11-10 00:04:35 +01:00
|
|
|
enum {
|
|
|
|
DRAM_CONTENTS_KEEP,
|
|
|
|
DRAM_CONTENTS_CLEAR
|
|
|
|
} dram_clear_on_reset;
|
2017-11-10 21:16:23 +01:00
|
|
|
|
|
|
|
enum {
|
|
|
|
/* Do not enable UMA in the system. */
|
|
|
|
UMAMODE_NONE,
|
|
|
|
/* Enable UMA with a specific size. */
|
|
|
|
UMAMODE_SPECIFIED_SIZE,
|
|
|
|
/* Let AGESA determine the proper size. Non-legacy requires
|
|
|
|
* the resolution to be specified PLATFORM_CONFIGURATION */
|
|
|
|
UMAMODE_AUTO_LEGACY,
|
|
|
|
UMAMODE_AUTO_NON_LEGACY,
|
|
|
|
} uma_mode;
|
|
|
|
|
|
|
|
/* Used if UMAMODE_SPECIFIED_SIZE is set. */
|
|
|
|
size_t uma_size;
|
2017-05-05 05:17:45 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
typedef struct soc_amd_stoneyridge_config config_t;
|
|
|
|
|
2017-05-16 02:55:11 +02:00
|
|
|
extern struct device_operations pci_domain_ops;
|
|
|
|
|
2017-08-17 23:15:55 +02:00
|
|
|
#endif /* __STONEYRIDGE_CHIP_H__ */
|