2014-04-29 01:44:21 +02:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
|
|
|
* Copyright 2014 Google Inc.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; version 2 of the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
|
|
|
*/
|
|
|
|
|
2014-08-13 02:20:42 +02:00
|
|
|
#include <arch/mmu.h>
|
2014-04-29 01:44:21 +02:00
|
|
|
#include <device/device.h>
|
|
|
|
#include <boot/coreboot_tables.h>
|
|
|
|
|
2014-08-13 02:20:42 +02:00
|
|
|
#include <memrange.h>
|
2014-07-26 02:32:54 +02:00
|
|
|
#include <soc/clock.h>
|
|
|
|
#include <soc/nvidia/tegra132/clk_rst.h>
|
2014-07-30 03:47:16 +02:00
|
|
|
#include <soc/nvidia/tegra132/spi.h>
|
2014-07-26 02:32:54 +02:00
|
|
|
#include <soc/addressmap.h>
|
2014-08-05 09:41:12 +02:00
|
|
|
#include <soc/padconfig.h>
|
2014-08-09 11:04:39 +02:00
|
|
|
#include <soc/funitcfg.h>
|
2014-07-26 02:32:54 +02:00
|
|
|
|
2014-08-09 11:04:39 +02:00
|
|
|
static const struct pad_config sdmmc3_pad[] = {
|
2014-08-05 09:41:12 +02:00
|
|
|
/* MMC3(SDCARD) */
|
|
|
|
PAD_CFG_SFIO(SDMMC3_CLK, PINMUX_INPUT_ENABLE, SDMMC3),
|
|
|
|
PAD_CFG_SFIO(SDMMC3_CMD, PINMUX_INPUT_ENABLE | PINMUX_PULL_UP, SDMMC3),
|
|
|
|
PAD_CFG_SFIO(SDMMC3_DAT0, PINMUX_INPUT_ENABLE | PINMUX_PULL_UP, SDMMC3),
|
|
|
|
PAD_CFG_SFIO(SDMMC3_DAT1, PINMUX_INPUT_ENABLE | PINMUX_PULL_UP, SDMMC3),
|
|
|
|
PAD_CFG_SFIO(SDMMC3_DAT2, PINMUX_INPUT_ENABLE | PINMUX_PULL_UP, SDMMC3),
|
|
|
|
PAD_CFG_SFIO(SDMMC3_DAT3, PINMUX_INPUT_ENABLE | PINMUX_PULL_UP, SDMMC3),
|
|
|
|
PAD_CFG_SFIO(SDMMC3_CLK_LB_IN, PINMUX_INPUT_ENABLE | PINMUX_PULL_UP, SDMMC3),
|
|
|
|
PAD_CFG_SFIO(SDMMC3_CLK_LB_OUT, PINMUX_INPUT_ENABLE | PINMUX_PULL_DOWN, SDMMC3),
|
|
|
|
/* MMC3 Card Detect pin */
|
|
|
|
PAD_CFG_GPIO_INPUT(SDMMC3_CD_N, PINMUX_PULL_UP),
|
|
|
|
/* Disable SD card reader power so it can be reset even on warm boot.
|
|
|
|
Payloads must enable power before accessing SD card slots. */
|
|
|
|
PAD_CFG_GPIO_OUT0(KB_ROW0, PINMUX_PULL_NONE),
|
2014-08-09 11:04:39 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct pad_config sdmmc4_pad[] = {
|
2014-08-05 09:41:12 +02:00
|
|
|
/* MMC4 (eMMC) */
|
|
|
|
PAD_CFG_SFIO(SDMMC4_CLK, PINMUX_INPUT_ENABLE, SDMMC4),
|
|
|
|
PAD_CFG_SFIO(SDMMC4_CMD, PINMUX_INPUT_ENABLE | PINMUX_PULL_UP, SDMMC4),
|
|
|
|
PAD_CFG_SFIO(SDMMC4_DAT0, PINMUX_INPUT_ENABLE | PINMUX_PULL_UP, SDMMC4),
|
|
|
|
PAD_CFG_SFIO(SDMMC4_DAT1, PINMUX_INPUT_ENABLE | PINMUX_PULL_UP, SDMMC4),
|
|
|
|
PAD_CFG_SFIO(SDMMC4_DAT2, PINMUX_INPUT_ENABLE | PINMUX_PULL_UP, SDMMC4),
|
|
|
|
PAD_CFG_SFIO(SDMMC4_DAT3, PINMUX_INPUT_ENABLE | PINMUX_PULL_UP, SDMMC4),
|
|
|
|
PAD_CFG_SFIO(SDMMC4_DAT4, PINMUX_INPUT_ENABLE | PINMUX_PULL_UP, SDMMC4),
|
|
|
|
PAD_CFG_SFIO(SDMMC4_DAT5, PINMUX_INPUT_ENABLE | PINMUX_PULL_UP, SDMMC4),
|
|
|
|
PAD_CFG_SFIO(SDMMC4_DAT6, PINMUX_INPUT_ENABLE | PINMUX_PULL_UP, SDMMC4),
|
|
|
|
PAD_CFG_SFIO(SDMMC4_DAT7, PINMUX_INPUT_ENABLE | PINMUX_PULL_UP, SDMMC4),
|
|
|
|
};
|
|
|
|
|
2014-08-09 11:04:39 +02:00
|
|
|
static const struct funit_cfg funitcfgs[] = {
|
|
|
|
FUNIT_CFG(SDMMC3, PLLP, 48000, sdmmc3_pad, ARRAY_SIZE(sdmmc3_pad)),
|
|
|
|
FUNIT_CFG(SDMMC4, PLLP, 48000, sdmmc4_pad, ARRAY_SIZE(sdmmc4_pad)),
|
|
|
|
};
|
2014-07-26 02:32:54 +02:00
|
|
|
|
2014-07-30 03:47:16 +02:00
|
|
|
static void setup_ec_spi(void)
|
|
|
|
{
|
|
|
|
struct tegra_spi_channel *spi;
|
|
|
|
|
|
|
|
spi = tegra_spi_init(CONFIG_EC_GOOGLE_CHROMEEC_SPI_BUS);
|
|
|
|
}
|
|
|
|
|
2014-04-29 01:44:21 +02:00
|
|
|
static void mainboard_init(device_t dev)
|
|
|
|
{
|
2014-08-09 11:04:39 +02:00
|
|
|
soc_configure_funits(funitcfgs, ARRAY_SIZE(funitcfgs));
|
2014-07-26 02:32:54 +02:00
|
|
|
|
2014-07-30 03:47:16 +02:00
|
|
|
setup_ec_spi();
|
2014-04-29 01:44:21 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static void mainboard_enable(device_t dev)
|
|
|
|
{
|
|
|
|
dev->ops->init = &mainboard_init;
|
|
|
|
}
|
|
|
|
|
|
|
|
struct chip_operations mainboard_ops = {
|
|
|
|
.name = "rush",
|
|
|
|
.enable_dev = mainboard_enable,
|
|
|
|
};
|
2014-08-13 02:20:42 +02:00
|
|
|
|
|
|
|
|
|
|
|
void mainboard_add_memory_ranges(struct memranges *map)
|
|
|
|
{
|
|
|
|
/* Create non-cacheable region for DMA operations. */
|
|
|
|
memranges_insert(map, CONFIG_DRAM_DMA_START, CONFIG_DRAM_DMA_SIZE,
|
|
|
|
MA_MEM | MA_MEM_NC | MA_NS | MA_RW);
|
|
|
|
}
|
|
|
|
|
|
|
|
void lb_board(struct lb_header *header)
|
|
|
|
{
|
|
|
|
struct lb_range *dma;
|
|
|
|
|
|
|
|
dma = (struct lb_range *)lb_new_record(header);
|
|
|
|
dma->tag = LB_TAB_DMA;
|
|
|
|
dma->size = sizeof(*dma);
|
|
|
|
dma->range_start = CONFIG_DRAM_DMA_START;
|
|
|
|
dma->range_size = CONFIG_DRAM_DMA_SIZE;
|
|
|
|
}
|