2020-05-05 20:48:50 +02:00
|
|
|
/* This file is part of the coreboot project. */
|
2018-10-22 20:43:05 +02:00
|
|
|
/*
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*/
|
2019-11-27 10:11:38 +01:00
|
|
|
|
2018-10-22 20:43:05 +02:00
|
|
|
#include <FsptUpd.h>
|
|
|
|
|
|
|
|
const FSPT_UPD temp_ram_init_params = {
|
|
|
|
.FspUpdHeader = {
|
|
|
|
.Signature = 0x545F4450554C5041ULL, /* 'APLUPD_T' */
|
|
|
|
.Revision = 1,
|
|
|
|
.Reserved = {0},
|
|
|
|
},
|
|
|
|
.FsptCommonUpd = {
|
|
|
|
.Revision = 0,
|
|
|
|
.Reserved = {0},
|
2019-11-25 07:27:28 +01:00
|
|
|
/*
|
|
|
|
* It is a requirement for firmware to have Firmware Interface Table
|
|
|
|
* (FIT), which contains pointers to each microcode update.
|
|
|
|
* The microcode update is loaded for all logical processors before
|
|
|
|
* cpu reset vector.
|
|
|
|
*
|
|
|
|
* All SoC since Gen-4 has above mechanism in place to load microcode
|
|
|
|
* even before hitting CPU reset vector. Hence skipping FSP-T loading
|
|
|
|
* microcode after CPU reset by passing '0' value to
|
|
|
|
* FSPT_UPD.MicrocodeRegionBase and FSPT_UPD.MicrocodeRegionLength.
|
|
|
|
*/
|
2018-10-22 20:43:05 +02:00
|
|
|
.MicrocodeRegionBase = 0,
|
|
|
|
.MicrocodeRegionLength = 0,
|
|
|
|
.CodeRegionBase =
|
|
|
|
(uint32_t)(0x100000000ULL - CONFIG_ROM_SIZE),
|
|
|
|
.CodeRegionLength = (uint32_t)CONFIG_ROM_SIZE,
|
|
|
|
.Reserved1 = {0},
|
|
|
|
},
|
|
|
|
};
|