2012-11-06 11:03:53 +01:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 secunet Security Networks AG
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; version 2 of
|
|
|
|
* the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*/
|
|
|
|
|
2013-06-25 22:17:43 +02:00
|
|
|
// Use simple device model for this file even in ramstage
|
|
|
|
#define __SIMPLE_DEVICE__
|
|
|
|
|
2012-11-06 11:03:53 +01:00
|
|
|
#include <stdint.h>
|
2016-07-22 21:53:19 +02:00
|
|
|
#include <arch/cpu.h>
|
2019-03-01 12:43:02 +01:00
|
|
|
#include <device/pci_ops.h>
|
2012-11-06 11:03:53 +01:00
|
|
|
#include <device/pci_def.h>
|
|
|
|
#include <console/console.h>
|
2016-06-27 12:24:11 +02:00
|
|
|
#include <cpu/intel/romstage.h>
|
2016-07-22 21:53:19 +02:00
|
|
|
#include <cpu/x86/mtrr.h>
|
2013-09-04 00:11:16 +02:00
|
|
|
#include <cbmem.h>
|
2016-07-22 21:53:19 +02:00
|
|
|
#include <program_loading.h>
|
2019-08-02 05:11:28 +02:00
|
|
|
#include <stage_cache.h>
|
2018-11-27 14:06:21 +01:00
|
|
|
#include <cpu/intel/smm/gen1/smi.h>
|
2012-11-06 11:03:53 +01:00
|
|
|
#include "gm45.h"
|
|
|
|
|
2016-11-12 20:13:07 +01:00
|
|
|
/*
|
|
|
|
* Decodes used Graphics Mode Select (GMS) to kilobytes.
|
|
|
|
* The options for 1M, 4M, 8M and 16M preallocated igd memory are
|
|
|
|
* undocumented but are verified to work.
|
|
|
|
*/
|
2012-11-06 11:03:53 +01:00
|
|
|
u32 decode_igd_memory_size(const u32 gms)
|
|
|
|
{
|
2016-11-12 20:13:07 +01:00
|
|
|
static const u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256,
|
|
|
|
96, 160, 224, 352 };
|
|
|
|
|
2019-04-09 01:54:35 +02:00
|
|
|
if (gms >= ARRAY_SIZE(ggc2uma))
|
2012-11-06 11:03:53 +01:00
|
|
|
die("Bad Graphics Mode Select (GMS) setting.\n");
|
2016-11-12 20:13:07 +01:00
|
|
|
|
|
|
|
return ggc2uma[gms] << 10;
|
2012-11-06 11:03:53 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
/** Decodes used Graphics Stolen Memory (GSM) to kilobytes. */
|
|
|
|
u32 decode_igd_gtt_size(const u32 gsm)
|
|
|
|
{
|
|
|
|
switch (gsm) {
|
|
|
|
case 0:
|
|
|
|
return 0 << 10;
|
|
|
|
case 1:
|
|
|
|
return 1 << 10;
|
|
|
|
case 3:
|
|
|
|
case 9:
|
|
|
|
return 2 << 10;
|
|
|
|
case 10:
|
|
|
|
return 3 << 10;
|
|
|
|
case 11:
|
|
|
|
return 4 << 10;
|
|
|
|
default:
|
|
|
|
die("Bad Graphics Stolen Memory (GSM) setting.\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-01-24 23:25:13 +01:00
|
|
|
/* Decodes TSEG region size to kilobytes. */
|
|
|
|
u32 decode_tseg_size(u8 esmramc)
|
|
|
|
{
|
|
|
|
if (!(esmramc & 1))
|
|
|
|
return 0;
|
|
|
|
switch ((esmramc >> 1) & 3) {
|
|
|
|
case 0:
|
|
|
|
return 1 << 10;
|
|
|
|
case 1:
|
|
|
|
return 2 << 10;
|
|
|
|
case 2:
|
|
|
|
return 8 << 10;
|
|
|
|
case 3:
|
|
|
|
default:
|
|
|
|
die("Bad TSEG setting.\n");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-11-27 14:06:21 +01:00
|
|
|
u32 northbridge_get_tseg_base(void)
|
2012-11-06 11:03:53 +01:00
|
|
|
{
|
2013-06-20 19:25:21 +02:00
|
|
|
const pci_devfn_t dev = PCI_DEV(0, 0, 0);
|
2012-11-06 11:03:53 +01:00
|
|
|
|
|
|
|
u32 tor;
|
|
|
|
|
|
|
|
/* Top of Lower Usable DRAM */
|
|
|
|
tor = (pci_read_config16(dev, D0F0_TOLUD) & 0xfff0) << 16;
|
|
|
|
|
|
|
|
/* Graphics memory comes next */
|
|
|
|
const u32 ggc = pci_read_config16(dev, D0F0_GGC);
|
2018-01-24 23:25:13 +01:00
|
|
|
const u8 esmramc = pci_read_config8(dev, D0F0_ESMRAMC);
|
2012-11-06 11:03:53 +01:00
|
|
|
if (!(ggc & 2)) {
|
|
|
|
/* Graphics memory */
|
|
|
|
tor -= decode_igd_memory_size((ggc >> 4) & 0xf) << 10;
|
|
|
|
/* GTT Graphics Stolen Memory Size (GGMS) */
|
|
|
|
tor -= decode_igd_gtt_size((ggc >> 8) & 0xf) << 10;
|
|
|
|
}
|
2018-01-24 23:25:13 +01:00
|
|
|
/* TSEG size */
|
|
|
|
tor -= decode_tseg_size(esmramc) << 10;
|
2012-11-06 11:03:53 +01:00
|
|
|
return tor;
|
|
|
|
}
|
2014-12-22 11:28:07 +01:00
|
|
|
|
2018-11-27 14:06:21 +01:00
|
|
|
u32 northbridge_get_tseg_size(void)
|
|
|
|
{
|
|
|
|
const u8 esmramc = pci_read_config8(PCI_DEV(0, 0, 0), D0F0_ESMRAMC);
|
|
|
|
return decode_tseg_size(esmramc) << 10;
|
|
|
|
}
|
|
|
|
|
2016-07-22 21:53:19 +02:00
|
|
|
/* Depending of UMA and TSEG configuration, TSEG might start at any
|
2018-08-07 12:16:56 +02:00
|
|
|
* 1 MiB alignment. As this may cause very greedy MTRR setup, push
|
2016-07-22 21:53:19 +02:00
|
|
|
* CBMEM top downwards to 4 MiB boundary.
|
|
|
|
*/
|
2014-12-22 11:28:07 +01:00
|
|
|
void *cbmem_top(void)
|
|
|
|
{
|
2018-11-27 14:06:21 +01:00
|
|
|
uintptr_t top_of_ram = ALIGN_DOWN(northbridge_get_tseg_base(), 4*MiB);
|
2016-07-22 21:53:19 +02:00
|
|
|
return (void *) top_of_ram;
|
2014-12-22 11:28:07 +01:00
|
|
|
}
|
2016-06-27 12:24:11 +02:00
|
|
|
|
2019-08-02 05:11:28 +02:00
|
|
|
void stage_cache_external_region(void **base, size_t *size)
|
|
|
|
{
|
2019-08-02 05:12:03 +02:00
|
|
|
/* The stage cache lives at the end of the TSEG region.
|
2019-08-02 05:11:28 +02:00
|
|
|
* The top of RAM is defined to be the TSEG base address.
|
|
|
|
*/
|
|
|
|
*size = CONFIG_SMM_RESERVED_SIZE;
|
2019-08-02 05:12:03 +02:00
|
|
|
*base = (void *)((uintptr_t)northbridge_get_tseg_base()
|
|
|
|
+ northbridge_get_tseg_size() - CONFIG_SMM_RESERVED_SIZE);
|
2019-08-02 05:11:28 +02:00
|
|
|
}
|
|
|
|
|
2018-06-03 12:42:10 +02:00
|
|
|
/* platform_enter_postcar() determines the stack to use after
|
|
|
|
* cache-as-ram is torn down as well as the MTRR settings to use,
|
|
|
|
* and continues execution in postcar stage. */
|
|
|
|
void platform_enter_postcar(void)
|
2016-06-27 12:24:11 +02:00
|
|
|
{
|
2016-07-22 21:53:19 +02:00
|
|
|
struct postcar_frame pcf;
|
|
|
|
uintptr_t top_of_ram;
|
|
|
|
|
2019-06-28 09:08:51 +02:00
|
|
|
if (postcar_frame_init(&pcf, 0))
|
2016-07-22 21:53:19 +02:00
|
|
|
die("Unable to initialize postcar frame.\n");
|
|
|
|
|
|
|
|
/* Cache the ROM as WP just below 4GiB. */
|
2018-05-27 14:37:32 +02:00
|
|
|
postcar_frame_add_romcache(&pcf, MTRR_TYPE_WRPROT);
|
2016-07-22 21:53:19 +02:00
|
|
|
|
|
|
|
/* Cache RAM as WB from 0 -> CACHE_TMP_RAMTOP. */
|
|
|
|
postcar_frame_add_mtrr(&pcf, 0, CACHE_TMP_RAMTOP, MTRR_TYPE_WRBACK);
|
|
|
|
|
2018-11-27 14:06:21 +01:00
|
|
|
/* Cache 8 MiB region below the top of ram and 2 MiB above top of
|
2018-01-25 00:33:45 +01:00
|
|
|
* ram to cover both cbmem as the TSEG region.
|
2016-07-22 21:53:19 +02:00
|
|
|
*/
|
|
|
|
top_of_ram = (uintptr_t)cbmem_top();
|
2018-11-27 14:06:21 +01:00
|
|
|
postcar_frame_add_mtrr(&pcf, top_of_ram - 8*MiB, 8*MiB,
|
|
|
|
MTRR_TYPE_WRBACK);
|
|
|
|
postcar_frame_add_mtrr(&pcf, northbridge_get_tseg_base(),
|
|
|
|
northbridge_get_tseg_size(), MTRR_TYPE_WRBACK);
|
2016-07-22 21:53:19 +02:00
|
|
|
|
2018-06-03 12:42:10 +02:00
|
|
|
run_postcar_phase(&pcf);
|
|
|
|
|
|
|
|
/* We do not return here. */
|
2016-06-27 12:24:11 +02:00
|
|
|
}
|