2007-04-22 21:08:13 +02:00
|
|
|
/*
|
2008-01-18 11:35:56 +01:00
|
|
|
* This file is part of the coreboot project.
|
2007-04-22 21:08:13 +02:00
|
|
|
*
|
|
|
|
* Copyright (C) 2004 Linux Networx
|
|
|
|
* (Written by Eric Biederman <ebiederman@lnxi.com> for Linux Networx)
|
2009-03-06 20:11:52 +01:00
|
|
|
* Copyright (C) 2009 coresystems GmbH
|
2007-04-22 21:08:13 +02:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; version 2 of the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
|
|
|
*/
|
|
|
|
|
2004-11-18 23:38:08 +01:00
|
|
|
#include <console/console.h>
|
|
|
|
#include <arch/pciconf.h>
|
|
|
|
#include <device/pci.h>
|
|
|
|
#include <device/pci_ids.h>
|
|
|
|
#include <device/pci_ops.h>
|
|
|
|
|
2010-10-17 21:01:48 +02:00
|
|
|
/*
|
|
|
|
* The only consumer of the return value of get_pbus() is ops_pci_bus().
|
If no pci access method has been set for the device tree so far (e.g.
during early coreboot_ram), pci_{read,write}_config{8,16,32} will die().
This patch changes pci_{read,write}_config{8,16,32} to use the existing
PCI access method autodetection infrastructure instead of die()ing.
Until r4340, any usage of pci_{read,write}_config{8,16,32} in
coreboot_ram before the device tree was set up resulted in either a
silent hang or a NULL pointer dereference. I changed the code in r4340
to die() properly with a loud error message. That still was not perfect,
but at least it allowed people to see why their new ports died.
Still, die() is not something developers like to see, and thus a patch
to automatically pick a sensible default instead of dying was created.
Of course, handling PCI access method selection automatically for
fallback purposes has certain limitations before the device tree is set
up. We only check if conf1 works and use conf2 as fallback. No further
tests are done.
This patch enables cleanups and readability improvements in early
coreboot_ram code:
Without this patch:
dword = pci_cf8_conf1.read32(&pbus, sm_dev->bus->secondary,
sm_dev->path.pci.devfn, 0x64);
With this patch:
dword = pci_read_config32(sm_dev, 0x64);
Signed-off-by: Carl-Daniel Hailfinger <c-d.hailfinger.devel.2006@gmx.net>
Acked-by: Peter Stuge <peter@stuge.se>
git-svn-id: svn://svn.coreboot.org/coreboot/trunk@4646 2b7e53f0-3cfb-0310-b3e9-8179ed1497e1
2009-09-22 02:09:41 +02:00
|
|
|
* ops_pci_bus() can handle being passed NULL and auto-picks working ops.
|
|
|
|
*/
|
2004-11-18 23:38:08 +01:00
|
|
|
static struct bus *get_pbus(device_t dev)
|
|
|
|
{
|
2009-07-21 23:36:41 +02:00
|
|
|
struct bus *pbus = NULL;
|
2009-03-26 22:45:26 +01:00
|
|
|
|
|
|
|
if (!dev)
|
2009-06-05 13:41:51 +02:00
|
|
|
die("get_pbus: dev is NULL!\n");
|
2009-07-21 23:36:41 +02:00
|
|
|
else
|
|
|
|
pbus = dev->bus;
|
2009-03-26 22:45:26 +01:00
|
|
|
|
2010-11-05 00:23:47 +01:00
|
|
|
while (pbus && pbus->dev && !ops_pci_bus(pbus)) {
|
2009-03-05 20:33:12 +01:00
|
|
|
if (pbus == pbus->dev->bus) {
|
2010-11-05 00:23:47 +01:00
|
|
|
printk(BIOS_ALERT, "%s in endless loop looking for a "
|
|
|
|
"parent bus with ops_pci_bus for %s, breaking "
|
|
|
|
"out.\n", __func__, dev_path(dev));
|
2009-03-05 20:33:12 +01:00
|
|
|
break;
|
|
|
|
}
|
2004-11-18 23:38:08 +01:00
|
|
|
pbus = pbus->dev->bus;
|
|
|
|
}
|
2010-11-05 00:23:47 +01:00
|
|
|
|
|
|
|
if (!pbus || !pbus->dev || !pbus->dev->ops
|
|
|
|
|| !pbus->dev->ops->ops_pci_bus) {
|
|
|
|
/* This can happen before the device tree is fully set up. */
|
|
|
|
|
|
|
|
// printk(BIOS_EMERG, "%s: Cannot find PCI bus operations.\n",
|
|
|
|
// dev_path(dev));
|
|
|
|
|
If no pci access method has been set for the device tree so far (e.g.
during early coreboot_ram), pci_{read,write}_config{8,16,32} will die().
This patch changes pci_{read,write}_config{8,16,32} to use the existing
PCI access method autodetection infrastructure instead of die()ing.
Until r4340, any usage of pci_{read,write}_config{8,16,32} in
coreboot_ram before the device tree was set up resulted in either a
silent hang or a NULL pointer dereference. I changed the code in r4340
to die() properly with a loud error message. That still was not perfect,
but at least it allowed people to see why their new ports died.
Still, die() is not something developers like to see, and thus a patch
to automatically pick a sensible default instead of dying was created.
Of course, handling PCI access method selection automatically for
fallback purposes has certain limitations before the device tree is set
up. We only check if conf1 works and use conf2 as fallback. No further
tests are done.
This patch enables cleanups and readability improvements in early
coreboot_ram code:
Without this patch:
dword = pci_cf8_conf1.read32(&pbus, sm_dev->bus->secondary,
sm_dev->path.pci.devfn, 0x64);
With this patch:
dword = pci_read_config32(sm_dev, 0x64);
Signed-off-by: Carl-Daniel Hailfinger <c-d.hailfinger.devel.2006@gmx.net>
Acked-by: Peter Stuge <peter@stuge.se>
git-svn-id: svn://svn.coreboot.org/coreboot/trunk@4646 2b7e53f0-3cfb-0310-b3e9-8179ed1497e1
2009-09-22 02:09:41 +02:00
|
|
|
pbus = NULL;
|
2004-11-18 23:38:08 +01:00
|
|
|
}
|
2010-11-05 00:23:47 +01:00
|
|
|
|
2004-11-18 23:38:08 +01:00
|
|
|
return pbus;
|
|
|
|
}
|
|
|
|
|
2010-11-05 00:23:47 +01:00
|
|
|
u8 pci_read_config8(device_t dev, unsigned int where)
|
2004-11-18 23:38:08 +01:00
|
|
|
{
|
|
|
|
struct bus *pbus = get_pbus(dev);
|
2010-11-05 00:23:47 +01:00
|
|
|
return ops_pci_bus(pbus)->read8(pbus, dev->bus->secondary,
|
|
|
|
dev->path.pci.devfn, where);
|
2004-11-18 23:38:08 +01:00
|
|
|
}
|
|
|
|
|
2010-11-05 00:23:47 +01:00
|
|
|
u16 pci_read_config16(device_t dev, unsigned int where)
|
2004-11-18 23:38:08 +01:00
|
|
|
{
|
|
|
|
struct bus *pbus = get_pbus(dev);
|
2010-11-05 00:23:47 +01:00
|
|
|
return ops_pci_bus(pbus)->read16(pbus, dev->bus->secondary,
|
|
|
|
dev->path.pci.devfn, where);
|
2004-11-18 23:38:08 +01:00
|
|
|
}
|
|
|
|
|
2010-11-05 00:23:47 +01:00
|
|
|
u32 pci_read_config32(device_t dev, unsigned int where)
|
2004-11-18 23:38:08 +01:00
|
|
|
{
|
|
|
|
struct bus *pbus = get_pbus(dev);
|
2010-11-05 00:23:47 +01:00
|
|
|
return ops_pci_bus(pbus)->read32(pbus, dev->bus->secondary,
|
|
|
|
dev->path.pci.devfn, where);
|
2004-11-18 23:38:08 +01:00
|
|
|
}
|
|
|
|
|
2010-11-05 00:23:47 +01:00
|
|
|
void pci_write_config8(device_t dev, unsigned int where, u8 val)
|
2004-11-18 23:38:08 +01:00
|
|
|
{
|
|
|
|
struct bus *pbus = get_pbus(dev);
|
2010-11-05 00:23:47 +01:00
|
|
|
ops_pci_bus(pbus)->write8(pbus, dev->bus->secondary,
|
|
|
|
dev->path.pci.devfn, where, val);
|
2004-11-18 23:38:08 +01:00
|
|
|
}
|
|
|
|
|
2010-11-05 00:23:47 +01:00
|
|
|
void pci_write_config16(device_t dev, unsigned int where, u16 val)
|
2004-11-18 23:38:08 +01:00
|
|
|
{
|
|
|
|
struct bus *pbus = get_pbus(dev);
|
2010-11-05 00:23:47 +01:00
|
|
|
ops_pci_bus(pbus)->write16(pbus, dev->bus->secondary,
|
|
|
|
dev->path.pci.devfn, where, val);
|
2004-11-18 23:38:08 +01:00
|
|
|
}
|
|
|
|
|
2010-11-05 00:23:47 +01:00
|
|
|
void pci_write_config32(device_t dev, unsigned int where, u32 val)
|
2004-11-18 23:38:08 +01:00
|
|
|
{
|
|
|
|
struct bus *pbus = get_pbus(dev);
|
2010-11-05 00:23:47 +01:00
|
|
|
ops_pci_bus(pbus)->write32(pbus, dev->bus->secondary,
|
|
|
|
dev->path.pci.devfn, where, val);
|
2004-11-18 23:38:08 +01:00
|
|
|
}
|
2009-03-06 20:11:52 +01:00
|
|
|
|
2009-06-30 17:17:49 +02:00
|
|
|
#if CONFIG_MMCONF_SUPPORT
|
2010-11-05 00:23:47 +01:00
|
|
|
u8 pci_mmio_read_config8(device_t dev, unsigned int where)
|
2009-03-06 20:11:52 +01:00
|
|
|
{
|
|
|
|
struct bus *pbus = get_pbus(dev);
|
2010-11-05 00:23:47 +01:00
|
|
|
return pci_ops_mmconf.read8(pbus, dev->bus->secondary,
|
|
|
|
dev->path.pci.devfn, where);
|
2009-03-06 20:11:52 +01:00
|
|
|
}
|
|
|
|
|
2010-11-05 00:23:47 +01:00
|
|
|
u16 pci_mmio_read_config16(device_t dev, unsigned int where)
|
2009-03-06 20:11:52 +01:00
|
|
|
{
|
|
|
|
struct bus *pbus = get_pbus(dev);
|
2010-11-05 00:23:47 +01:00
|
|
|
return pci_ops_mmconf.read16(pbus, dev->bus->secondary,
|
|
|
|
dev->path.pci.devfn, where);
|
2009-03-06 20:11:52 +01:00
|
|
|
}
|
|
|
|
|
2010-11-05 00:23:47 +01:00
|
|
|
u32 pci_mmio_read_config32(device_t dev, unsigned int where)
|
2009-03-06 20:11:52 +01:00
|
|
|
{
|
|
|
|
struct bus *pbus = get_pbus(dev);
|
2010-11-05 00:23:47 +01:00
|
|
|
return pci_ops_mmconf.read32(pbus, dev->bus->secondary,
|
|
|
|
dev->path.pci.devfn, where);
|
2009-03-06 20:11:52 +01:00
|
|
|
}
|
|
|
|
|
2010-11-05 00:23:47 +01:00
|
|
|
void pci_mmio_write_config8(device_t dev, unsigned int where, u8 val)
|
2009-03-06 20:11:52 +01:00
|
|
|
{
|
|
|
|
struct bus *pbus = get_pbus(dev);
|
2010-11-05 00:23:47 +01:00
|
|
|
pci_ops_mmconf.write8(pbus, dev->bus->secondary, dev->path.pci.devfn,
|
|
|
|
where, val);
|
2009-03-06 20:11:52 +01:00
|
|
|
}
|
|
|
|
|
2010-11-05 00:23:47 +01:00
|
|
|
void pci_mmio_write_config16(device_t dev, unsigned int where, u16 val)
|
2009-03-06 20:11:52 +01:00
|
|
|
{
|
|
|
|
struct bus *pbus = get_pbus(dev);
|
2010-11-05 00:23:47 +01:00
|
|
|
pci_ops_mmconf.write16(pbus, dev->bus->secondary, dev->path.pci.devfn,
|
|
|
|
where, val);
|
2009-03-06 20:11:52 +01:00
|
|
|
}
|
|
|
|
|
2010-11-05 00:23:47 +01:00
|
|
|
void pci_mmio_write_config32(device_t dev, unsigned int where, u32 val)
|
2009-03-06 20:11:52 +01:00
|
|
|
{
|
|
|
|
struct bus *pbus = get_pbus(dev);
|
2010-11-05 00:23:47 +01:00
|
|
|
pci_ops_mmconf.write32(pbus, dev->bus->secondary, dev->path.pci.devfn,
|
|
|
|
where, val);
|
2009-03-06 20:11:52 +01:00
|
|
|
}
|
2010-11-05 00:23:47 +01:00
|
|
|
|
2009-03-06 20:11:52 +01:00
|
|
|
#endif
|