2010-12-17 01:08:21 +01:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2003 Eric Biederman
|
|
|
|
* Copyright (C) 2006-2010 coresystems GmbH
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; version 2 of the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
|
|
|
*/
|
|
|
|
|
2003-04-22 21:02:15 +02:00
|
|
|
#include <arch/io.h>
|
|
|
|
#include <uart8250.h>
|
2010-12-17 01:08:21 +01:00
|
|
|
#include <pc80/mc146818rtc.h>
|
2011-09-02 23:23:41 +02:00
|
|
|
#include <trace.h>
|
|
|
|
|
2010-12-17 01:08:21 +01:00
|
|
|
#if CONFIG_USE_OPTION_TABLE
|
|
|
|
#include "option_table.h"
|
|
|
|
#endif
|
2003-04-22 21:02:15 +02:00
|
|
|
|
2010-12-17 01:08:21 +01:00
|
|
|
/* Should support 8250, 16450, 16550, 16550A type UARTs */
|
2003-04-22 21:02:15 +02:00
|
|
|
|
2012-02-07 19:50:22 +01:00
|
|
|
/* Expected character delay at 1200bps is 9ms for a working UART
|
|
|
|
* and no flow-control. Assume UART as stuck if shift register
|
|
|
|
* or FIFO takes more than 50ms per character to appear empty.
|
|
|
|
*
|
|
|
|
* Estimated that inb() from UART takes 1 microsecond.
|
|
|
|
*/
|
|
|
|
#define SINGLE_CHAR_TIMEOUT (50 * 1000)
|
|
|
|
#define FIFO_TIMEOUT (16 * SINGLE_CHAR_TIMEOUT)
|
|
|
|
|
2004-11-11 07:53:24 +01:00
|
|
|
static inline int uart8250_can_tx_byte(unsigned base_port)
|
2003-04-22 21:02:15 +02:00
|
|
|
{
|
2012-02-07 19:50:22 +01:00
|
|
|
return inb(base_port + UART_LSR) & UART_LSR_THRE;
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void uart8250_wait_to_tx_byte(unsigned base_port)
|
|
|
|
{
|
2012-02-07 19:50:22 +01:00
|
|
|
unsigned long int i = SINGLE_CHAR_TIMEOUT;
|
|
|
|
while (i-- && !uart8250_can_tx_byte(base_port));
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void uart8250_wait_until_sent(unsigned base_port)
|
|
|
|
{
|
2012-02-07 19:50:22 +01:00
|
|
|
unsigned long int i = FIFO_TIMEOUT;
|
|
|
|
while (i-- && !(inb(base_port + UART_LSR) & UART_LSR_TEMT));
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
void uart8250_tx_byte(unsigned base_port, unsigned char data)
|
|
|
|
{
|
|
|
|
uart8250_wait_to_tx_byte(base_port);
|
|
|
|
outb(data, base_port + UART_TBR);
|
2011-07-10 02:22:21 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
void uart8250_tx_flush(unsigned base_port)
|
|
|
|
{
|
2003-04-22 21:02:15 +02:00
|
|
|
uart8250_wait_until_sent(base_port);
|
|
|
|
}
|
|
|
|
|
2004-03-13 04:40:51 +01:00
|
|
|
int uart8250_can_rx_byte(unsigned base_port)
|
|
|
|
{
|
2010-12-17 01:08:21 +01:00
|
|
|
return inb(base_port + UART_LSR) & UART_LSR_DR;
|
2004-03-13 04:40:51 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
unsigned char uart8250_rx_byte(unsigned base_port)
|
|
|
|
{
|
2012-02-07 19:50:22 +01:00
|
|
|
unsigned long int i = SINGLE_CHAR_TIMEOUT;
|
|
|
|
while (i-- && !uart8250_can_rx_byte(base_port));
|
|
|
|
|
|
|
|
if (i)
|
|
|
|
return inb(base_port + UART_RBR);
|
|
|
|
else
|
|
|
|
return 0x0;
|
2004-03-13 04:40:51 +01:00
|
|
|
}
|
|
|
|
|
2010-12-17 01:08:21 +01:00
|
|
|
void uart8250_init(unsigned base_port, unsigned divisor)
|
2003-04-22 21:02:15 +02:00
|
|
|
{
|
2011-09-02 23:23:41 +02:00
|
|
|
DISABLE_TRACE;
|
2010-12-17 01:08:21 +01:00
|
|
|
/* Disable interrupts */
|
2003-04-22 21:02:15 +02:00
|
|
|
outb(0x0, base_port + UART_IER);
|
2010-12-17 01:08:21 +01:00
|
|
|
/* Enable FIFOs */
|
|
|
|
outb(UART_FCR_FIFO_EN, base_port + UART_FCR);
|
|
|
|
|
2006-10-07 02:13:24 +02:00
|
|
|
/* assert DTR and RTS so the other end is happy */
|
2010-12-17 01:08:21 +01:00
|
|
|
outb(UART_MCR_DTR | UART_MCR_RTS, base_port + UART_MCR);
|
|
|
|
|
|
|
|
/* DLAB on */
|
|
|
|
outb(UART_LCR_DLAB | CONFIG_TTYS0_LCS, base_port + UART_LCR);
|
|
|
|
|
2012-02-07 19:50:22 +01:00
|
|
|
/* Set Baud Rate Divisor. 12 ==> 9600 Baud */
|
2003-04-22 21:02:15 +02:00
|
|
|
outb(divisor & 0xFF, base_port + UART_DLL);
|
|
|
|
outb((divisor >> 8) & 0xFF, base_port + UART_DLM);
|
2010-12-17 01:08:21 +01:00
|
|
|
|
|
|
|
/* Set to 3 for 8N1 */
|
|
|
|
outb(CONFIG_TTYS0_LCS, base_port + UART_LCR);
|
2011-09-02 23:23:41 +02:00
|
|
|
ENABLE_TRACE;
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
2004-03-11 16:01:31 +01:00
|
|
|
|
2010-12-17 01:08:21 +01:00
|
|
|
void uart_init(void)
|
|
|
|
{
|
2011-04-22 03:45:11 +02:00
|
|
|
/* TODO the divisor calculation is hard coded to standard UARTs. Some
|
|
|
|
* UARTs won't work with these values. This should be a property of the
|
|
|
|
* UART used, worst case a Kconfig variable. For now live with hard
|
|
|
|
* codes as the only devices that might be different are the iWave
|
|
|
|
* iRainbowG6 and the OXPCIe952 card (and the latter is memory mapped)
|
|
|
|
*/
|
2011-04-22 04:17:26 +02:00
|
|
|
unsigned int div = (115200 / CONFIG_TTYS0_BAUD);
|
|
|
|
|
|
|
|
#if !defined(__SMM__) && CONFIG_USE_OPTION_TABLE
|
|
|
|
static const unsigned char divisor[8] = { 1, 2, 3, 6, 12, 24, 48, 96 };
|
|
|
|
unsigned b_index = 0;
|
|
|
|
#if defined(__PRE_RAM__)
|
2011-05-10 23:53:13 +02:00
|
|
|
b_index = read_option(baud_rate, 0);
|
2011-04-22 04:17:26 +02:00
|
|
|
b_index &= 7;
|
2011-04-22 04:32:03 +02:00
|
|
|
div = divisor[b_index];
|
2010-12-17 01:08:21 +01:00
|
|
|
#else
|
2011-04-22 04:17:26 +02:00
|
|
|
if (get_option(&b_index, "baud_rate") == 0) {
|
|
|
|
div = divisor[b_index];
|
|
|
|
}
|
2010-12-17 01:08:21 +01:00
|
|
|
#endif
|
2011-01-05 03:40:53 +01:00
|
|
|
#endif
|
2011-04-22 04:17:26 +02:00
|
|
|
|
|
|
|
uart8250_init(CONFIG_TTYS0_BASE, div);
|
|
|
|
}
|