2017-01-04 23:12:27 +01:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
|
|
|
* Copyright 2016 Google Inc.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; version 2 of the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
DefinitionBlock(
|
|
|
|
"dsdt.aml",
|
|
|
|
"DSDT",
|
2018-11-13 14:23:29 +01:00
|
|
|
0x02, // DSDT revision: ACPI v2.0 and up
|
2017-01-04 23:12:27 +01:00
|
|
|
"COREv4", // OEM id
|
|
|
|
"COREBOOT", // OEM table id
|
|
|
|
0x20110725 // OEM revision
|
|
|
|
)
|
|
|
|
{
|
|
|
|
/* global NVS and variables */
|
|
|
|
#include <soc/intel/apollolake/acpi/globalnvs.asl>
|
|
|
|
|
|
|
|
/* CPU */
|
|
|
|
#include <soc/intel/apollolake/acpi/cpu.asl>
|
|
|
|
|
|
|
|
Scope (\_SB) {
|
|
|
|
Device (PCI0)
|
|
|
|
{
|
|
|
|
#include <soc/intel/apollolake/acpi/northbridge.asl>
|
|
|
|
#include <soc/intel/apollolake/acpi/southbridge.asl>
|
|
|
|
#include <soc/intel/apollolake/acpi/pch_hda.asl>
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Chipset specific sleep states */
|
|
|
|
#include <soc/intel/apollolake/acpi/sleepstates.asl>
|
|
|
|
}
|