2020-04-02 23:49:05 +02:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2017-04-09 20:40:39 +02:00
|
|
|
|
|
|
|
#include <types.h>
|
|
|
|
#include <console/console.h>
|
|
|
|
#include <cpu/x86/smm.h>
|
|
|
|
#include <device/pci_def.h>
|
2018-04-10 13:18:19 +02:00
|
|
|
#include <southbridge/intel/common/pmutil.h>
|
2017-04-09 20:48:37 +02:00
|
|
|
#include "i82801jx.h"
|
2017-04-09 20:40:39 +02:00
|
|
|
|
|
|
|
#include "nvs.h"
|
|
|
|
|
|
|
|
/* While we read PMBASE dynamically in case it changed, let's
|
|
|
|
* initialize it with a sane value
|
|
|
|
*/
|
|
|
|
u16 pmbase = DEFAULT_PMBASE;
|
|
|
|
u8 smm_initialized = 0;
|
|
|
|
|
|
|
|
void *tcg = (void *)0x0;
|
|
|
|
void *smi1 = (void *)0x0;
|
|
|
|
|
|
|
|
int southbridge_io_trap_handler(int smif)
|
|
|
|
{
|
|
|
|
switch (smif) {
|
|
|
|
case 0x32:
|
|
|
|
printk(BIOS_DEBUG, "OS Init\n");
|
|
|
|
/* gnvs->smif:
|
|
|
|
* On success, the IO Trap Handler returns 0
|
|
|
|
* On failure, the IO Trap Handler returns a value != 0
|
|
|
|
*/
|
|
|
|
gnvs->smif = 0;
|
|
|
|
return 1; /* IO trap handled */
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Not handled */
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-04-10 13:18:19 +02:00
|
|
|
void southbridge_update_gnvs(u8 apm_cnt, int *smm_done)
|
2017-04-09 20:40:39 +02:00
|
|
|
{
|
2020-06-17 22:37:49 +02:00
|
|
|
gnvs = *(struct global_nvs **)0x500;
|
2018-04-10 13:18:19 +02:00
|
|
|
tcg = *(void **)0x504;
|
|
|
|
smi1 = *(void **)0x508;
|
|
|
|
*smm_done = 1;
|
2017-04-09 20:40:39 +02:00
|
|
|
}
|
|
|
|
|
2018-04-10 13:18:19 +02:00
|
|
|
void southbridge_smi_monitor(void)
|
2017-04-09 20:40:39 +02:00
|
|
|
{
|
|
|
|
#define IOTRAP(x) (trap_sts & (1 << x))
|
|
|
|
u32 trap_sts, trap_cycle;
|
|
|
|
u32 data, mask = 0;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
trap_sts = RCBA32(0x1e00); // TRSR - Trap Status Register
|
|
|
|
RCBA32(0x1e00) = trap_sts; // Clear trap(s) in TRSR
|
|
|
|
|
|
|
|
trap_cycle = RCBA32(0x1e10);
|
|
|
|
for (i=16; i<20; i++) {
|
|
|
|
if (trap_cycle & (1 << i))
|
|
|
|
mask |= (0xff << ((i - 16) << 3));
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/* IOTRAP(3) SMI function call */
|
|
|
|
if (IOTRAP(3)) {
|
|
|
|
if (gnvs && gnvs->smif)
|
|
|
|
io_trap_handler(gnvs->smif); // call function smif
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* IOTRAP(2) currently unused
|
|
|
|
* IOTRAP(1) currently unused */
|
|
|
|
|
|
|
|
/* IOTRAP(0) SMIC */
|
|
|
|
if (IOTRAP(0)) {
|
|
|
|
if (!(trap_cycle & (1 << 24))) { // It's a write
|
|
|
|
printk(BIOS_DEBUG, "SMI1 command\n");
|
|
|
|
data = RCBA32(0x1e18);
|
|
|
|
data &= mask;
|
|
|
|
// if (smi1)
|
2018-06-09 11:59:00 +02:00
|
|
|
// southbridge_smi_command(data);
|
2017-04-09 20:40:39 +02:00
|
|
|
// return;
|
|
|
|
}
|
|
|
|
// Fall through to debug
|
|
|
|
}
|
|
|
|
|
|
|
|
printk(BIOS_DEBUG, " trapped io address = 0x%x\n", trap_cycle & 0xfffc);
|
|
|
|
for (i=0; i < 4; i++) if (IOTRAP(i)) printk(BIOS_DEBUG, " TRAP = %d\n", i);
|
|
|
|
printk(BIOS_DEBUG, " AHBE = %x\n", (trap_cycle >> 16) & 0xf);
|
|
|
|
printk(BIOS_DEBUG, " MASK = 0x%08x\n", mask);
|
|
|
|
printk(BIOS_DEBUG, " read/write: %s\n", (trap_cycle & (1 << 24)) ? "read" : "write");
|
|
|
|
|
|
|
|
if (!(trap_cycle & (1 << 24))) {
|
|
|
|
/* Write Cycle */
|
|
|
|
data = RCBA32(0x1e18);
|
|
|
|
printk(BIOS_DEBUG, " iotrap written data = 0x%08x\n", data);
|
|
|
|
}
|
|
|
|
#undef IOTRAP
|
|
|
|
}
|
|
|
|
|
2018-04-10 13:18:19 +02:00
|
|
|
void southbridge_finalize_all(void)
|
2017-04-09 20:40:39 +02:00
|
|
|
{
|
|
|
|
}
|