2013-10-25 01:44:06 +02:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 Google Inc.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; version 2 of the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <cbmem.h>
|
2014-07-14 01:51:28 +02:00
|
|
|
#include <string.h>
|
|
|
|
#include <types.h>
|
2013-10-25 01:44:06 +02:00
|
|
|
#include <arch/acpi.h>
|
|
|
|
#include <arch/acpigen.h>
|
2014-07-14 01:51:28 +02:00
|
|
|
#include <arch/ioapic.h>
|
2013-10-25 01:44:06 +02:00
|
|
|
#include <arch/smp/mpspec.h>
|
2014-07-14 01:51:28 +02:00
|
|
|
#include <console/console.h>
|
|
|
|
#include <cpu/cpu.h>
|
|
|
|
#include <cpu/x86/msr.h>
|
2013-10-25 01:44:06 +02:00
|
|
|
#include <device/device.h>
|
|
|
|
#include <device/pci.h>
|
|
|
|
#include <device/pci_ids.h>
|
|
|
|
#include <ec/google/chromeec/ec.h>
|
2014-07-14 01:51:28 +02:00
|
|
|
#include <southbridge/intel/lynxpoint/nvs.h>
|
|
|
|
#include <southbridge/intel/lynxpoint/pch.h>
|
|
|
|
#include <vendorcode/google/chromeos/gnvs.h>
|
|
|
|
#include "thermal.h"
|
2013-10-25 01:44:06 +02:00
|
|
|
|
|
|
|
static void acpi_update_thermal_table(global_nvs_t *gnvs)
|
|
|
|
{
|
|
|
|
gnvs->f4of = FAN4_THRESHOLD_OFF;
|
|
|
|
gnvs->f4on = FAN4_THRESHOLD_ON;
|
|
|
|
gnvs->f4pw = FAN4_PWM;
|
|
|
|
|
|
|
|
gnvs->f3of = FAN3_THRESHOLD_OFF;
|
|
|
|
gnvs->f3on = FAN3_THRESHOLD_ON;
|
|
|
|
gnvs->f3pw = FAN3_PWM;
|
|
|
|
|
|
|
|
gnvs->f2of = FAN2_THRESHOLD_OFF;
|
|
|
|
gnvs->f2on = FAN2_THRESHOLD_ON;
|
|
|
|
gnvs->f2pw = FAN2_PWM;
|
|
|
|
|
|
|
|
gnvs->f1of = FAN1_THRESHOLD_OFF;
|
|
|
|
gnvs->f1on = FAN1_THRESHOLD_ON;
|
|
|
|
gnvs->f1pw = FAN1_PWM;
|
|
|
|
|
|
|
|
gnvs->f0of = FAN0_THRESHOLD_OFF;
|
|
|
|
gnvs->f0on = FAN0_THRESHOLD_ON;
|
|
|
|
gnvs->f0pw = FAN0_PWM;
|
|
|
|
|
|
|
|
gnvs->tcrt = CRITICAL_TEMPERATURE;
|
|
|
|
gnvs->tpsv = PASSIVE_TEMPERATURE;
|
|
|
|
gnvs->tmax = MAX_TEMPERATURE;
|
|
|
|
gnvs->flvl = 5;
|
|
|
|
}
|
|
|
|
|
2014-08-31 17:43:51 +02:00
|
|
|
void acpi_create_gnvs(global_nvs_t *gnvs)
|
2013-10-25 01:44:06 +02:00
|
|
|
{
|
|
|
|
/* Enable USB ports in S3 */
|
|
|
|
gnvs->s3u0 = 1;
|
|
|
|
gnvs->s3u1 = 1;
|
|
|
|
|
|
|
|
/* Disable USB ports in S5 */
|
|
|
|
gnvs->s5u0 = 0;
|
|
|
|
gnvs->s5u1 = 0;
|
|
|
|
|
|
|
|
/* TPM Present */
|
|
|
|
gnvs->tpmp = 1;
|
|
|
|
|
|
|
|
|
|
|
|
#if CONFIG_CHROMEOS
|
|
|
|
// SuperIO is always RO
|
|
|
|
gnvs->chromeos.vbt2 = ACTIVE_ECFW_RO;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
acpi_update_thermal_table(gnvs);
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned long acpi_fill_madt(unsigned long current)
|
|
|
|
{
|
|
|
|
/* Local APICs */
|
|
|
|
current = acpi_create_madt_lapics(current);
|
|
|
|
|
|
|
|
/* IOAPIC */
|
|
|
|
current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *) current,
|
|
|
|
2, IO_APIC_ADDR, 0);
|
|
|
|
|
|
|
|
/* INT_SRC_OVR */
|
|
|
|
current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)
|
|
|
|
current, 0, 0, 2, 0);
|
|
|
|
current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)
|
|
|
|
current, 0, 9, 9, MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_HIGH);
|
|
|
|
|
|
|
|
return current;
|
|
|
|
}
|