2010-04-06 23:50:21 +02:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
2010-04-27 08:56:47 +02:00
|
|
|
*
|
2010-04-06 23:50:21 +02:00
|
|
|
* Copyright (C) 2004 Eric W. Biederman
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; version 2 of the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*/
|
|
|
|
|
2004-10-14 22:13:01 +02:00
|
|
|
#ifndef CPU_X86_CACHE
|
|
|
|
#define CPU_X86_CACHE
|
|
|
|
|
2013-10-10 19:41:49 +02:00
|
|
|
#include <cpu/x86/cr.h>
|
|
|
|
|
|
|
|
#define CR0_CacheDisable (CR0_CD)
|
|
|
|
#define CR0_NoWriteThrough (CR0_NW)
|
2012-03-31 12:52:21 +02:00
|
|
|
|
|
|
|
#if !defined(__ASSEMBLER__)
|
|
|
|
|
2010-05-17 00:26:25 +02:00
|
|
|
/*
|
2010-05-19 20:39:23 +02:00
|
|
|
* Need two versions because ROMCC chokes on certain clobbers:
|
2011-10-31 20:56:45 +01:00
|
|
|
* cache.h:29.71: cache.h:60.24: earlymtrr.c:117.23: romstage.c:144.33:
|
2010-05-19 20:39:23 +02:00
|
|
|
* 0x1559920 asm Internal compiler error: lhs 1 regcm == 0
|
|
|
|
*/
|
2010-05-17 00:26:25 +02:00
|
|
|
|
2010-05-19 20:39:23 +02:00
|
|
|
#if defined(__GNUC__)
|
2010-05-17 00:26:25 +02:00
|
|
|
|
2010-05-17 00:32:58 +02:00
|
|
|
static inline void wbinvd(void)
|
|
|
|
{
|
|
|
|
asm volatile ("wbinvd" ::: "memory");
|
|
|
|
}
|
|
|
|
|
2010-05-17 00:26:25 +02:00
|
|
|
#else
|
|
|
|
|
2010-05-17 00:32:58 +02:00
|
|
|
static inline void wbinvd(void)
|
|
|
|
{
|
|
|
|
asm volatile ("wbinvd");
|
|
|
|
}
|
2010-05-17 00:26:25 +02:00
|
|
|
|
2010-05-17 00:32:58 +02:00
|
|
|
#endif
|
2010-05-17 00:26:25 +02:00
|
|
|
|
2004-10-14 22:13:01 +02:00
|
|
|
static inline void invd(void)
|
|
|
|
{
|
|
|
|
asm volatile("invd" ::: "memory");
|
|
|
|
}
|
2010-04-06 23:50:21 +02:00
|
|
|
|
2010-09-17 23:38:40 +02:00
|
|
|
/* The following functions require the always_inline due to AMD
|
|
|
|
* function STOP_CAR_AND_CPU that disables cache as
|
2016-07-28 21:25:21 +02:00
|
|
|
* RAM, the cache as RAM stack can no longer be used. Called
|
2010-09-17 23:38:40 +02:00
|
|
|
* functions must be inlined to avoid stack usage. Also, the
|
|
|
|
* compiler must keep local variables register based and not
|
|
|
|
* allocated them from the stack. With gcc 4.5.0, some functions
|
|
|
|
* declared as inline are not being inlined. This patch forces
|
|
|
|
* these functions to always be inlined by adding the qualifier
|
|
|
|
* __attribute__((always_inline)) to their declaration.
|
|
|
|
*/
|
|
|
|
static inline __attribute__((always_inline)) void enable_cache(void)
|
2004-10-14 22:13:01 +02:00
|
|
|
{
|
|
|
|
unsigned long cr0;
|
|
|
|
cr0 = read_cr0();
|
2013-10-10 19:41:49 +02:00
|
|
|
cr0 &= ~(CR0_CD | CR0_NW);
|
2004-10-14 22:13:01 +02:00
|
|
|
write_cr0(cr0);
|
|
|
|
}
|
|
|
|
|
2010-09-17 23:38:40 +02:00
|
|
|
static inline __attribute__((always_inline)) void disable_cache(void)
|
2004-10-14 22:13:01 +02:00
|
|
|
{
|
|
|
|
/* Disable and write back the cache */
|
|
|
|
unsigned long cr0;
|
|
|
|
cr0 = read_cr0();
|
2013-10-10 19:41:49 +02:00
|
|
|
cr0 |= CR0_CD;
|
2004-10-14 22:13:01 +02:00
|
|
|
wbinvd();
|
|
|
|
write_cr0(cr0);
|
|
|
|
wbinvd();
|
|
|
|
}
|
|
|
|
|
2010-03-28 23:26:54 +02:00
|
|
|
#if !defined(__PRE_RAM__)
|
2004-10-14 22:13:01 +02:00
|
|
|
void x86_enable_cache(void);
|
2010-03-28 23:26:54 +02:00
|
|
|
#endif
|
2004-10-14 22:13:01 +02:00
|
|
|
|
2012-03-31 12:52:21 +02:00
|
|
|
#endif /* !__ASSEMBLER__ */
|
2004-10-14 22:13:01 +02:00
|
|
|
#endif /* CPU_X86_CACHE */
|