AMD Bettong: Add a new AMD FP4 socket mainboard
Add a new mainboard based on AMD's Family 15h Model 60h processor. TEST: Bettong can boot Ubuntu 14.10, Windows 7 and Windows 8. Change-Id: Id807369ff0f04ba303383c65ddd1bd512f184e6a Signed-off-by: WANG Siyuan <wangsiyuanbuaa@gmail.com> Signed-off-by: WANG Siyuan <SiYuan.Wang@amd.com> Reviewed-on: http://review.coreboot.org/10420 Reviewed-by: Marc Jones <marc.jones@se-eng.com> Tested-by: build bot (Jenkins) Reviewed-by: Stefan Reinauer <stefan.reinauer@coreboot.org>
This commit is contained in:
parent
0563941654
commit
01e3e0638d
|
@ -0,0 +1,93 @@
|
||||||
|
/*
|
||||||
|
* This file is part of the coreboot project.
|
||||||
|
*
|
||||||
|
* Copyright (C) 2015 Advanced Micro Devices, Inc.
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc.
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include "AGESA.h"
|
||||||
|
#include "amdlib.h"
|
||||||
|
#include <northbridge/amd/pi/BiosCallOuts.h>
|
||||||
|
#include "Ids.h"
|
||||||
|
#include "OptionsIds.h"
|
||||||
|
#include "heapManager.h"
|
||||||
|
#include "FchPlatform.h"
|
||||||
|
#include "cbfs.h"
|
||||||
|
#if IS_ENABLED(CONFIG_HUDSON_IMC_FWM)
|
||||||
|
#include "imc.h"
|
||||||
|
#endif
|
||||||
|
#include "hudson.h"
|
||||||
|
#include <stdlib.h>
|
||||||
|
#include "BiosCallOuts.h"
|
||||||
|
|
||||||
|
static AGESA_STATUS Fch_Oem_config(UINT32 Func, UINT32 FchData, VOID *ConfigPtr);
|
||||||
|
|
||||||
|
const BIOS_CALLOUT_STRUCT BiosCallouts[] =
|
||||||
|
{
|
||||||
|
{AGESA_ALLOCATE_BUFFER, agesa_AllocateBuffer },
|
||||||
|
{AGESA_DEALLOCATE_BUFFER, agesa_DeallocateBuffer },
|
||||||
|
{AGESA_LOCATE_BUFFER, agesa_LocateBuffer },
|
||||||
|
{AGESA_READ_SPD, agesa_ReadSpd },
|
||||||
|
{AGESA_DO_RESET, agesa_Reset },
|
||||||
|
{AGESA_READ_SPD_RECOVERY, agesa_NoopUnsupported },
|
||||||
|
{AGESA_RUNFUNC_ONAP, agesa_RunFuncOnAp },
|
||||||
|
{AGESA_GET_IDS_INIT_DATA, agesa_EmptyIdsInitData },
|
||||||
|
{AGESA_HOOKBEFORE_DQS_TRAINING, agesa_NoopSuccess },
|
||||||
|
{AGESA_HOOKBEFORE_EXIT_SELF_REF, agesa_NoopSuccess },
|
||||||
|
{AGESA_FCH_OEM_CALLOUT, Fch_Oem_config },
|
||||||
|
{AGESA_GNB_GFX_GET_VBIOS_IMAGE, agesa_GfxGetVbiosImage }
|
||||||
|
};
|
||||||
|
const int BiosCalloutsLen = ARRAY_SIZE(BiosCallouts);
|
||||||
|
|
||||||
|
static const GPIO_CONTROL oem_bettong_gpio[] = {
|
||||||
|
{86, Function1, FCH_GPIO_PULL_UP_ENABLE | FCH_GPIO_OUTPUT_VALUE | FCH_GPIO_OUTPUT_ENABLE | DrvStrengthSel_12mA},
|
||||||
|
{64, Function1, FCH_GPIO_PULL_UP_ENABLE | FCH_GPIO_OUTPUT_VALUE | FCH_GPIO_OUTPUT_ENABLE | DrvStrengthSel_12mA},
|
||||||
|
{-1}
|
||||||
|
};
|
||||||
|
/**
|
||||||
|
* Fch Oem setting callback
|
||||||
|
*
|
||||||
|
* Configure platform specific Hudson device,
|
||||||
|
* such as Azalia, SATA, IMC etc.
|
||||||
|
*/
|
||||||
|
AGESA_STATUS Fch_Oem_config(UINT32 Func, UINT32 FchData, VOID *ConfigPtr)
|
||||||
|
{
|
||||||
|
AMD_CONFIG_PARAMS *StdHeader = ConfigPtr;
|
||||||
|
|
||||||
|
if (StdHeader->Func == AMD_INIT_RESET) {
|
||||||
|
FCH_RESET_DATA_BLOCK *FchParams_reset = (FCH_RESET_DATA_BLOCK *)FchData;
|
||||||
|
printk(BIOS_DEBUG, "Fch OEM config in INIT RESET ");
|
||||||
|
//FchParams_reset->EcChannel0 = TRUE; /* logical devicd 3 */
|
||||||
|
FchParams_reset->FchReset.Xhci0Enable = IS_ENABLED(CONFIG_HUDSON_XHCI_ENABLE);
|
||||||
|
FchParams_reset->FchReset.Xhci1Enable = FALSE;
|
||||||
|
FchParams_reset->EarlyOemGpioTable = oem_bettong_gpio;
|
||||||
|
} else if (StdHeader->Func == AMD_INIT_ENV) {
|
||||||
|
FCH_DATA_BLOCK *FchParams_env = (FCH_DATA_BLOCK *)FchData;
|
||||||
|
printk(BIOS_DEBUG, "Fch OEM config in INIT ENV ");
|
||||||
|
|
||||||
|
/* XHCI configuration */
|
||||||
|
#if CONFIG_HUDSON_XHCI_ENABLE
|
||||||
|
FchParams_env->Usb.Xhci0Enable = TRUE;
|
||||||
|
#else
|
||||||
|
FchParams_env->Usb.Xhci0Enable = FALSE;
|
||||||
|
#endif
|
||||||
|
FchParams_env->Usb.Xhci1Enable = FALSE;
|
||||||
|
|
||||||
|
/* sata configuration */
|
||||||
|
}
|
||||||
|
printk(BIOS_DEBUG, "Done\n");
|
||||||
|
|
||||||
|
return AGESA_SUCCESS;
|
||||||
|
}
|
|
@ -0,0 +1,50 @@
|
||||||
|
/*
|
||||||
|
* This file is part of the coreboot project.
|
||||||
|
*
|
||||||
|
* Copyright (C) 2015 Advanced Micro Devices, Inc.
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc.
|
||||||
|
*/
|
||||||
|
|
||||||
|
#define FAN_INPUT_INTERNAL_DIODE 0
|
||||||
|
#define FAN_INPUT_TEMP0 1
|
||||||
|
#define FAN_INPUT_TEMP1 2
|
||||||
|
#define FAN_INPUT_TEMP2 3
|
||||||
|
#define FAN_INPUT_TEMP3 4
|
||||||
|
#define FAN_INPUT_TEMP0_FILTER 5
|
||||||
|
#define FAN_INPUT_ZERO 6
|
||||||
|
#define FAN_INPUT_DISABLED 7
|
||||||
|
|
||||||
|
#define FAN_AUTOMODE (1 << 0)
|
||||||
|
#define FAN_LINEARMODE (1 << 1)
|
||||||
|
#define FAN_STEPMODE ~(1 << 1)
|
||||||
|
#define FAN_POLARITY_HIGH (1 << 2)
|
||||||
|
#define FAN_POLARITY_LOW ~(1 << 2)
|
||||||
|
|
||||||
|
/* Normally, 4-wire fan runs at 25KHz and 3-wire fan runs at 100Hz */
|
||||||
|
#define FREQ_28KHZ 0x0
|
||||||
|
#define FREQ_25KHZ 0x1
|
||||||
|
#define FREQ_23KHZ 0x2
|
||||||
|
#define FREQ_21KHZ 0x3
|
||||||
|
#define FREQ_29KHZ 0x4
|
||||||
|
#define FREQ_18KHZ 0x5
|
||||||
|
#define FREQ_100HZ 0xF7
|
||||||
|
#define FREQ_87HZ 0xF8
|
||||||
|
#define FREQ_58HZ 0xF9
|
||||||
|
#define FREQ_44HZ 0xFA
|
||||||
|
#define FREQ_35HZ 0xFB
|
||||||
|
#define FREQ_29HZ 0xFC
|
||||||
|
#define FREQ_22HZ 0xFD
|
||||||
|
#define FREQ_14HZ 0xFE
|
||||||
|
#define FREQ_11HZ 0xFF
|
|
@ -0,0 +1,78 @@
|
||||||
|
#
|
||||||
|
# This file is part of the coreboot project.
|
||||||
|
#
|
||||||
|
# Copyright (C) 2015 Advanced Micro Devices, Inc.
|
||||||
|
#
|
||||||
|
# This program is free software; you can redistribute it and/or modify
|
||||||
|
# it under the terms of the GNU General Public License as published by
|
||||||
|
# the Free Software Foundation; version 2 of the License.
|
||||||
|
#
|
||||||
|
# This program is distributed in the hope that it will be useful,
|
||||||
|
# but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
# GNU General Public License for more details.
|
||||||
|
#
|
||||||
|
# You should have received a copy of the GNU General Public License
|
||||||
|
# along with this program; if not, write to the Free Software
|
||||||
|
# Foundation, Inc.
|
||||||
|
#
|
||||||
|
|
||||||
|
if BOARD_AMD_BETTONG
|
||||||
|
|
||||||
|
config BOARD_SPECIFIC_OPTIONS # dummy
|
||||||
|
def_bool y
|
||||||
|
select CPU_AMD_PI_00660F01
|
||||||
|
select NORTHBRIDGE_AMD_PI_00660F01
|
||||||
|
select SOUTHBRIDGE_AMD_PI_KERN
|
||||||
|
select HAVE_OPTION_TABLE
|
||||||
|
select HAVE_PIRQ_TABLE
|
||||||
|
select HAVE_MP_TABLE
|
||||||
|
select HAVE_ACPI_TABLES
|
||||||
|
select BOARD_ROMSIZE_KB_8192
|
||||||
|
select GFXUMA
|
||||||
|
|
||||||
|
config MAINBOARD_DIR
|
||||||
|
string
|
||||||
|
default amd/bettong
|
||||||
|
|
||||||
|
config MAINBOARD_PART_NUMBER
|
||||||
|
string
|
||||||
|
default "FP4"
|
||||||
|
|
||||||
|
config HW_MEM_HOLE_SIZEK
|
||||||
|
hex
|
||||||
|
default 0x200000
|
||||||
|
|
||||||
|
config MAX_CPUS
|
||||||
|
int
|
||||||
|
default 4
|
||||||
|
|
||||||
|
config HW_MEM_HOLE_SIZE_AUTO_INC
|
||||||
|
bool
|
||||||
|
default n
|
||||||
|
|
||||||
|
config IRQ_SLOT_COUNT
|
||||||
|
int
|
||||||
|
default 11
|
||||||
|
|
||||||
|
config RAMTOP
|
||||||
|
hex
|
||||||
|
default 0x1000000
|
||||||
|
|
||||||
|
config HEAP_SIZE
|
||||||
|
hex
|
||||||
|
default 0xc0000
|
||||||
|
|
||||||
|
config RAMBASE
|
||||||
|
hex
|
||||||
|
default 0x200000
|
||||||
|
|
||||||
|
config ONBOARD_VGA_IS_PRIMARY
|
||||||
|
bool
|
||||||
|
default y
|
||||||
|
|
||||||
|
config HUDSON_LEGACY_FREE
|
||||||
|
bool
|
||||||
|
default y
|
||||||
|
|
||||||
|
endif # BOARD_AMD_BETTONG
|
|
@ -0,0 +1,2 @@
|
||||||
|
config BOARD_AMD_BETTONG
|
||||||
|
bool "Bettong"
|
|
@ -0,0 +1,24 @@
|
||||||
|
#
|
||||||
|
# This file is part of the coreboot project.
|
||||||
|
#
|
||||||
|
# Copyright (C) 2015 Advanced Micro Devices, Inc.
|
||||||
|
#
|
||||||
|
# This program is free software; you can redistribute it and/or modify
|
||||||
|
# it under the terms of the GNU General Public License as published by
|
||||||
|
# the Free Software Foundation; version 2 of the License.
|
||||||
|
#
|
||||||
|
# This program is distributed in the hope that it will be useful,
|
||||||
|
# but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
# GNU General Public License for more details.
|
||||||
|
#
|
||||||
|
# You should have received a copy of the GNU General Public License
|
||||||
|
# along with this program; if not, write to the Free Software
|
||||||
|
# Foundation, Inc.
|
||||||
|
#
|
||||||
|
|
||||||
|
romstage-y += BiosCallOuts.c
|
||||||
|
romstage-y += PlatformGnbPcie.c
|
||||||
|
|
||||||
|
ramstage-y += BiosCallOuts.c
|
||||||
|
ramstage-y += PlatformGnbPcie.c
|
|
@ -0,0 +1,127 @@
|
||||||
|
/*
|
||||||
|
* This file is part of the coreboot project.
|
||||||
|
*
|
||||||
|
* Copyright (C) 2015 Advanced Micro Devices, Inc.
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc.
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <northbridge/amd/pi/agesawrapper.h>
|
||||||
|
|
||||||
|
#define FILECODE PROC_GNB_PCIE_FAMILY_0X15_F15PCIECOMPLEXCONFIG_FILECODE
|
||||||
|
|
||||||
|
static const PCIe_PORT_DESCRIPTOR PortList [] = {
|
||||||
|
/* Initialize Port descriptor (PCIe port, Lanes 8-15, PCI Device Number 2, ...) */
|
||||||
|
{
|
||||||
|
0,
|
||||||
|
PCIE_ENGINE_DATA_INITIALIZER (PciePortEngine, 8, 15),
|
||||||
|
PCIE_PORT_DATA_INITIALIZER_V2 (PortEnabled, ChannelTypeExt6db, 3, 1,
|
||||||
|
HotplugDisabled,
|
||||||
|
PcieGenMaxSupported,
|
||||||
|
PcieGenMaxSupported,
|
||||||
|
AspmDisabled, 0x02, 0)
|
||||||
|
},
|
||||||
|
|
||||||
|
/* Initialize Port descriptor (PCIe port, Lanes 2, PCI Device Number 2, ...) */
|
||||||
|
{
|
||||||
|
0,
|
||||||
|
PCIE_ENGINE_DATA_INITIALIZER (PciePortEngine, 7, 7),
|
||||||
|
PCIE_PORT_DATA_INITIALIZER_V2 (PortEnabled, ChannelTypeExt6db, 2, 5,
|
||||||
|
HotplugDisabled,
|
||||||
|
PcieGenMaxSupported,
|
||||||
|
PcieGenMaxSupported,
|
||||||
|
AspmDisabled, 0x03, 0)
|
||||||
|
},
|
||||||
|
/* Initialize Port descriptor (PCIe port, Lanes 3, PCI Device Number 2, ...) */
|
||||||
|
{
|
||||||
|
0,
|
||||||
|
PCIE_ENGINE_DATA_INITIALIZER (PciePortEngine, 6, 6),
|
||||||
|
PCIE_PORT_DATA_INITIALIZER_V2 (PortEnabled, ChannelTypeExt6db, 2, 4,
|
||||||
|
HotplugDisabled,
|
||||||
|
PcieGenMaxSupported,
|
||||||
|
PcieGenMaxSupported,
|
||||||
|
AspmDisabled, 0x04, 0)
|
||||||
|
},
|
||||||
|
/* Initialize Port descriptor (PCIe port, Lanes 4-7, PCI Device Number 4, ...) */
|
||||||
|
{
|
||||||
|
0,
|
||||||
|
PCIE_ENGINE_DATA_INITIALIZER (PciePortEngine, 5, 5),
|
||||||
|
PCIE_PORT_DATA_INITIALIZER_V2 (PortEnabled, ChannelTypeExt6db, 2, 3,
|
||||||
|
HotplugDisabled,
|
||||||
|
PcieGenMaxSupported,
|
||||||
|
PcieGenMaxSupported,
|
||||||
|
AspmDisabled, 0x05, 0)
|
||||||
|
},
|
||||||
|
/* Initialize Port descriptor (PCIe port, Lanes 4-7, PCI Device Number 4, ...) */
|
||||||
|
{
|
||||||
|
DESCRIPTOR_TERMINATE_LIST, // Descriptor flags !!!IMPORTANT!!! Terminate last element of array
|
||||||
|
PCIE_ENGINE_DATA_INITIALIZER (PciePortEngine, 4, 4),
|
||||||
|
PCIE_PORT_DATA_INITIALIZER_V2 (PortEnabled, ChannelTypeExt6db, 2, 2,
|
||||||
|
HotplugDisabled,
|
||||||
|
PcieGenMaxSupported,
|
||||||
|
PcieGenMaxSupported,
|
||||||
|
AspmDisabled, 0x06, 0)
|
||||||
|
},
|
||||||
|
};
|
||||||
|
|
||||||
|
static const PCIe_DDI_DESCRIPTOR DdiList [] = {
|
||||||
|
/* DP0 */
|
||||||
|
{
|
||||||
|
0,
|
||||||
|
PCIE_ENGINE_DATA_INITIALIZER (PcieDdiEngine, 16, 19),
|
||||||
|
PCIE_DDI_DATA_INITIALIZER (ConnectorTypeDP, Aux1, Hdp1)
|
||||||
|
},
|
||||||
|
/* DP1 */
|
||||||
|
{
|
||||||
|
0, //DESCRIPTOR_TERMINATE_LIST,
|
||||||
|
PCIE_ENGINE_DATA_INITIALIZER (PcieDdiEngine, 20, 23),
|
||||||
|
PCIE_DDI_DATA_INITIALIZER (ConnectorTypeDP, Aux2, Hdp2)
|
||||||
|
},
|
||||||
|
/* DP2 */
|
||||||
|
{
|
||||||
|
DESCRIPTOR_TERMINATE_LIST,
|
||||||
|
PCIE_ENGINE_DATA_INITIALIZER (PcieDdiEngine, 24, 27),
|
||||||
|
PCIE_DDI_DATA_INITIALIZER (ConnectorTypeDP, Aux3, Hdp3)
|
||||||
|
},
|
||||||
|
};
|
||||||
|
|
||||||
|
static const PCIe_COMPLEX_DESCRIPTOR PcieComplex = {
|
||||||
|
.Flags = DESCRIPTOR_TERMINATE_LIST,
|
||||||
|
.SocketId = 0,
|
||||||
|
.PciePortList = PortList,
|
||||||
|
.DdiLinkList = DdiList
|
||||||
|
};
|
||||||
|
|
||||||
|
/*---------------------------------------------------------------------------------------*/
|
||||||
|
/**
|
||||||
|
* OemCustomizeInitEarly
|
||||||
|
*
|
||||||
|
* Description:
|
||||||
|
* This is the stub function will call the host environment through the binary block
|
||||||
|
* interface (call-out port) to provide a user hook opportunity
|
||||||
|
*
|
||||||
|
* Parameters:
|
||||||
|
* @param[in] **PeiServices
|
||||||
|
* @param[in] *InitEarly
|
||||||
|
*
|
||||||
|
* @retval VOID
|
||||||
|
*
|
||||||
|
**/
|
||||||
|
/*---------------------------------------------------------------------------------------*/
|
||||||
|
VOID OemCustomizeInitEarly (
|
||||||
|
IN OUT AMD_EARLY_PARAMS *InitEarly
|
||||||
|
)
|
||||||
|
{
|
||||||
|
InitEarly->GnbConfig.PcieComplexList = &PcieComplex;
|
||||||
|
}
|
|
@ -0,0 +1,114 @@
|
||||||
|
/*
|
||||||
|
* This file is part of the coreboot project.
|
||||||
|
*
|
||||||
|
* Copyright (C) 2015 Advanced Micro Devices, Inc.
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc.
|
||||||
|
*/
|
||||||
|
|
||||||
|
//BTDC Due to IMC Fan, ACPI control codes
|
||||||
|
OperationRegion(IMIO, SystemIO, 0x3E, 0x02)
|
||||||
|
Field(IMIO , ByteAcc, NoLock, Preserve) {
|
||||||
|
IMCX,8,
|
||||||
|
IMCA,8
|
||||||
|
}
|
||||||
|
|
||||||
|
IndexField(IMCX, IMCA, ByteAcc, NoLock, Preserve) {
|
||||||
|
Offset(0x80),
|
||||||
|
MSTI, 8,
|
||||||
|
MITS, 8,
|
||||||
|
MRG0, 8,
|
||||||
|
MRG1, 8,
|
||||||
|
MRG2, 8,
|
||||||
|
MRG3, 8,
|
||||||
|
}
|
||||||
|
|
||||||
|
Method(WACK, 0)
|
||||||
|
{
|
||||||
|
Store(0, Local0)
|
||||||
|
While (LNotEqual(Local0, 0xFA)) {
|
||||||
|
Store(MRG0, Local0)
|
||||||
|
Sleep(10)
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
//Init
|
||||||
|
Method (ITZE, 0)
|
||||||
|
{
|
||||||
|
Store(0, MRG0)
|
||||||
|
Store(0xB5, MRG1)
|
||||||
|
Store(0, MRG2)
|
||||||
|
Store(0x96, MSTI)
|
||||||
|
WACK()
|
||||||
|
|
||||||
|
Store(0, MRG0)
|
||||||
|
Store(0, MRG1)
|
||||||
|
Store(0, MRG2)
|
||||||
|
Store(0x80, MSTI)
|
||||||
|
WACK()
|
||||||
|
|
||||||
|
Or(MRG2, 0x01, Local0)
|
||||||
|
|
||||||
|
Store(0, MRG0)
|
||||||
|
Store(0, MRG1)
|
||||||
|
Store(Local0, MRG2)
|
||||||
|
Store(0x81, MSTI)
|
||||||
|
WACK()
|
||||||
|
}
|
||||||
|
|
||||||
|
//Sleep
|
||||||
|
Method (IMSP, 0)
|
||||||
|
{
|
||||||
|
Store(0, MRG0)
|
||||||
|
Store(0xB5, MRG1)
|
||||||
|
Store(0, MRG2)
|
||||||
|
Store(0x96, MSTI)
|
||||||
|
WACK()
|
||||||
|
|
||||||
|
Store(0, MRG0)
|
||||||
|
Store(1, MRG1)
|
||||||
|
Store(0, MRG2)
|
||||||
|
Store(0x98, MSTI)
|
||||||
|
WACK()
|
||||||
|
|
||||||
|
Store(0, MRG0)
|
||||||
|
Store(0xB4, MRG1)
|
||||||
|
Store(0, MRG2)
|
||||||
|
Store(0x96, MSTI)
|
||||||
|
WACK()
|
||||||
|
}
|
||||||
|
|
||||||
|
//Wake
|
||||||
|
Method (IMWK, 0)
|
||||||
|
{
|
||||||
|
Store(0, MRG0)
|
||||||
|
Store(0xB5, MRG1)
|
||||||
|
Store(0, MRG2)
|
||||||
|
Store(0x96, MSTI)
|
||||||
|
WACK()
|
||||||
|
|
||||||
|
Store(0, MRG0)
|
||||||
|
Store(0, MRG1)
|
||||||
|
Store(0, MRG2)
|
||||||
|
Store(0x80, MSTI)
|
||||||
|
WACK()
|
||||||
|
|
||||||
|
Or(MRG2, 0x01, Local0)
|
||||||
|
|
||||||
|
Store(0, MRG0)
|
||||||
|
Store(0, MRG1)
|
||||||
|
Store(Local0, MRG2)
|
||||||
|
Store(0x81, MSTI)
|
||||||
|
WACK()
|
||||||
|
}
|
|
@ -0,0 +1,78 @@
|
||||||
|
/*
|
||||||
|
* This file is part of the coreboot project.
|
||||||
|
*
|
||||||
|
* Copyright (C) 2013 Sage Electronic Engineering, LLC
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc.
|
||||||
|
*/
|
||||||
|
|
||||||
|
Scope(\_GPE) { /* Start Scope GPE */
|
||||||
|
|
||||||
|
/* General event 3 */
|
||||||
|
Method(_L03) {
|
||||||
|
/* DBGO("\\_GPE\\_L00\n") */
|
||||||
|
Notify(\_SB.PWRB, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
|
}
|
||||||
|
|
||||||
|
/* Legacy PM event */
|
||||||
|
Method(_L08) {
|
||||||
|
/* DBGO("\\_GPE\\_L08\n") */
|
||||||
|
}
|
||||||
|
|
||||||
|
/* Temp warning (TWarn) event */
|
||||||
|
Method(_L09) {
|
||||||
|
/* DBGO("\\_GPE\\_L09\n") */
|
||||||
|
/* Notify (\_TZ.TZ00, 0x80) */
|
||||||
|
}
|
||||||
|
|
||||||
|
/* USB controller PME# */
|
||||||
|
Method(_L0B) {
|
||||||
|
/* DBGO("\\_GPE\\_L0B\n") */
|
||||||
|
Notify(\_SB.PCI0.UOH1, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
|
Notify(\_SB.PCI0.UOH2, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
|
Notify(\_SB.PCI0.UOH3, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
|
Notify(\_SB.PCI0.UOH4, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
|
Notify(\_SB.PCI0.UOH5, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
|
Notify(\_SB.PCI0.UOH6, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
|
Notify(\_SB.PCI0.XHC0, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
|
Notify(\_SB.PWRB, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
|
}
|
||||||
|
|
||||||
|
/* ExtEvent0 SCI event */
|
||||||
|
Method(_L10) {
|
||||||
|
/* DBGO("\\_GPE\\_L10\n") */
|
||||||
|
}
|
||||||
|
|
||||||
|
/* ExtEvent1 SCI event */
|
||||||
|
Method(_L11) {
|
||||||
|
/* DBGO("\\_GPE\\_L11\n") */
|
||||||
|
}
|
||||||
|
|
||||||
|
/* GPIO0 or GEvent8 event */
|
||||||
|
Method(_L18) {
|
||||||
|
/* DBGO("\\_GPE\\_L18\n") */
|
||||||
|
Notify(\_SB.PCI0.PBR4, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
|
Notify(\_SB.PCI0.PBR5, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
|
Notify(\_SB.PCI0.PBR6, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
|
Notify(\_SB.PCI0.PBR7, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
|
Notify(\_SB.PWRB, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
|
}
|
||||||
|
|
||||||
|
/* Azalia SCI event */
|
||||||
|
Method(_L1B) {
|
||||||
|
/* DBGO("\\_GPE\\_L1B\n") */
|
||||||
|
Notify(\_SB.PCI0.AZHD, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
|
Notify(\_SB.PWRB, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
|
}
|
||||||
|
} /* End Scope GPE */
|
|
@ -0,0 +1,34 @@
|
||||||
|
/*
|
||||||
|
* This file is part of the coreboot project.
|
||||||
|
*
|
||||||
|
* Copyright (C) 2013 Sage Electronic Engineering, LLC
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc.
|
||||||
|
*/
|
||||||
|
|
||||||
|
/* Memory related values */
|
||||||
|
Name(LOMH, 0x0) /* Start of unused memory in C0000-E0000 range */
|
||||||
|
Name(PBAD, 0x0) /* Address of BIOS area (If TOM2 != 0, Addr >> 16) */
|
||||||
|
Name(PBLN, 0x0) /* Length of BIOS area */
|
||||||
|
|
||||||
|
Name(PCBA, CONFIG_MMCONF_BASE_ADDRESS) /* Base address of PCIe config space */
|
||||||
|
Name(PCLN, Multiply(0x100000, CONFIG_MMCONF_BUS_NUMBER)) /* Length of PCIe config space, 1MB each bus */
|
||||||
|
Name(HPBA, 0xFED00000) /* Base address of HPET table */
|
||||||
|
|
||||||
|
Name(SSFG, 0x0D) /* S1 support: bit 0, S2 Support: bit 1, etc. S0 & S5 assumed */
|
||||||
|
|
||||||
|
/* Some global data */
|
||||||
|
Name(OSVR, 3) /* Assume nothing. WinXp = 1, Vista = 2, Linux = 3, WinCE = 4 */
|
||||||
|
Name(OSV, Ones) /* Assume nothing */
|
||||||
|
Name(PMOD, One) /* Assume APIC */
|
|
@ -0,0 +1,212 @@
|
||||||
|
/*
|
||||||
|
* This file is part of the coreboot project.
|
||||||
|
*
|
||||||
|
* Copyright (C) 2015 Advanced Micro Devices, Inc.
|
||||||
|
* Copyright (C) 2013 Sage Electronic Engineering, LLC
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc.
|
||||||
|
*/
|
||||||
|
|
||||||
|
/*
|
||||||
|
DefinitionBlock ("DSDT.AML","DSDT",0x01,"XXXXXX","XXXXXXXX",0x00010001
|
||||||
|
)
|
||||||
|
{
|
||||||
|
#include "routing.asl"
|
||||||
|
}
|
||||||
|
*/
|
||||||
|
|
||||||
|
/* Routing is in System Bus scope */
|
||||||
|
Name(PR0, Package(){
|
||||||
|
/* NB devices */
|
||||||
|
/* Bus 0, Dev 0 - F16 Host Controller */
|
||||||
|
|
||||||
|
/* Bus 0, Dev 1 - PCI Bridge for Internal Graphics(IGP) */
|
||||||
|
/* Bus 0, Dev 1, Func 1 - HDMI Audio Controller */
|
||||||
|
Package(){0x0001FFFF, 0, INTB, 0 },
|
||||||
|
Package(){0x0001FFFF, 1, INTC, 0 },
|
||||||
|
|
||||||
|
|
||||||
|
/* Bus 0, Dev 2 Func 0,1,2,3,4,5 - PCIe Bridges */
|
||||||
|
Package(){0x0002FFFF, 0, INTC, 0 },
|
||||||
|
Package(){0x0002FFFF, 1, INTD, 0 },
|
||||||
|
Package(){0x0002FFFF, 2, INTA, 0 },
|
||||||
|
Package(){0x0002FFFF, 3, INTB, 0 },
|
||||||
|
|
||||||
|
/* FCH devices */
|
||||||
|
/* Bus 0, Dev 20 - F0:SMBus/ACPI,F2:HDAudio;F3:LPC;F7:SD */
|
||||||
|
Package(){0x0014FFFF, 0, INTA, 0 },
|
||||||
|
Package(){0x0014FFFF, 1, INTB, 0 },
|
||||||
|
Package(){0x0014FFFF, 2, INTC, 0 },
|
||||||
|
Package(){0x0014FFFF, 3, INTD, 0 },
|
||||||
|
|
||||||
|
/* Bus 0, Dev 18, 19, 22 Func 0 - USB: OHCI */
|
||||||
|
/* Bus 0, Dev 18, 19, 22 Func 1 - USB: EHCI */
|
||||||
|
Package(){0x0012FFFF, 0, INTC, 0 },
|
||||||
|
Package(){0x0012FFFF, 1, INTB, 0 },
|
||||||
|
|
||||||
|
Package(){0x0013FFFF, 0, INTC, 0 },
|
||||||
|
Package(){0x0013FFFF, 1, INTB, 0 },
|
||||||
|
|
||||||
|
Package(){0x0016FFFF, 0, INTC, 0 },
|
||||||
|
Package(){0x0016FFFF, 1, INTB, 0 },
|
||||||
|
|
||||||
|
/* Bus 0, Dev 10 - USB: XHCI func 0, 1 */
|
||||||
|
Package(){0x0010FFFF, 0, INTC, 0 },
|
||||||
|
Package(){0x0010FFFF, 1, INTB, 0 },
|
||||||
|
|
||||||
|
/* Bus 0, Dev 17 - SATA controller */
|
||||||
|
Package(){0x0011FFFF, 0, INTD, 0 },
|
||||||
|
|
||||||
|
})
|
||||||
|
|
||||||
|
Name(APR0, Package(){
|
||||||
|
/* NB devices in APIC mode */
|
||||||
|
/* Bus 0, Dev 0 - F15 Host Controller */
|
||||||
|
|
||||||
|
/* Bus 0, Dev 1 - PCI Bridge for Internal Graphics(IGP) */
|
||||||
|
Package(){0x0001FFFF, 0, 0, 43 },
|
||||||
|
Package(){0x0001FFFF, 1, 0, 40 },
|
||||||
|
|
||||||
|
/* Bus 0, Dev 2 - PCIe Bridges */
|
||||||
|
Package(){0x0002FFFF, 0, 0, 44 },
|
||||||
|
Package(){0x0002FFFF, 1, 0, 45 },
|
||||||
|
Package(){0x0002FFFF, 2, 0, 46 },
|
||||||
|
Package(){0x0002FFFF, 3, 0, 47 },
|
||||||
|
|
||||||
|
Package(){0x0003FFFF, 0, 0, 49 },
|
||||||
|
Package(){0x0003FFFF, 1, 0, 50 },
|
||||||
|
Package(){0x0003FFFF, 2, 0, 51 },
|
||||||
|
Package(){0x0003FFFF, 3, 0, 52 },
|
||||||
|
|
||||||
|
Package(){0x0008FFFF, 0, 0, 35 },
|
||||||
|
Package(){0x0008FFFF, 1, 0, 32 },
|
||||||
|
Package(){0x0008FFFF, 2, 0, 33 },
|
||||||
|
Package(){0x0008FFFF, 3, 0, 34 },
|
||||||
|
|
||||||
|
/* SB devices in APIC mode */
|
||||||
|
/* Bus 0, Dev 20 - F0:SMBus/ACPI,F2:HDAudio;F3:LPC;F7:SD */
|
||||||
|
Package(){0x0014FFFF, 0, 0, 16 },
|
||||||
|
Package(){0x0014FFFF, 1, 0, 17 },
|
||||||
|
Package(){0x0014FFFF, 2, 0, 18 },
|
||||||
|
Package(){0x0014FFFF, 3, 0, 19 },
|
||||||
|
|
||||||
|
/* Bus 0, Dev 18, 19, 22 Func 0 - USB: OHCI */
|
||||||
|
/* Bus 0, Dev 18, 19, 22 Func 1 - USB: EHCI */
|
||||||
|
Package(){0x0012FFFF, 0, 0, 18 },
|
||||||
|
Package(){0x0012FFFF, 1, 0, 17 },
|
||||||
|
|
||||||
|
Package(){0x0013FFFF, 0, 0, 18 },
|
||||||
|
Package(){0x0013FFFF, 1, 0, 17 },
|
||||||
|
|
||||||
|
Package(){0x0016FFFF, 0, 0, 18 },
|
||||||
|
Package(){0x0016FFFF, 1, 0, 17 },
|
||||||
|
|
||||||
|
/* Bus 0, Dev 10 - USB: XHCI func 0, 1 */
|
||||||
|
Package(){0x0010FFFF, 0, 0, 0x12},
|
||||||
|
Package(){0x0010FFFF, 1, 0, 0x11},
|
||||||
|
|
||||||
|
/* Bus 0, Dev 17 - SATA controller */
|
||||||
|
Package(){0x0011FFFF, 0, 0, 19 },
|
||||||
|
|
||||||
|
/* Bus 0, Dev 9, Func 2 - HDAudio */
|
||||||
|
Package(){0x0009FFFF, 0, 0, 39 },
|
||||||
|
Package(){0x0009FFFF, 1, 0, 36 },
|
||||||
|
Package(){0x0009FFFF, 2, 0, 37 },
|
||||||
|
Package(){0x0009FFFF, 3, 0, 38 },
|
||||||
|
})
|
||||||
|
|
||||||
|
Name(PS2, Package(){
|
||||||
|
Package(){0x0000FFFF, 0, INTC, 0 },
|
||||||
|
Package(){0x0000FFFF, 1, INTD, 0 },
|
||||||
|
Package(){0x0000FFFF, 2, INTA, 0 },
|
||||||
|
Package(){0x0000FFFF, 3, INTB, 0 },
|
||||||
|
})
|
||||||
|
Name(APS2, Package(){
|
||||||
|
Package(){0x0000FFFF, 0, 0, 18 },
|
||||||
|
Package(){0x0000FFFF, 1, 0, 19 },
|
||||||
|
Package(){0x0000FFFF, 2, 0, 16 },
|
||||||
|
Package(){0x0000FFFF, 3, 0, 17 },
|
||||||
|
})
|
||||||
|
|
||||||
|
/* GFX */
|
||||||
|
Name(PS4, Package(){
|
||||||
|
Package(){0x0000FFFF, 0, INTA, 0 },
|
||||||
|
Package(){0x0000FFFF, 1, INTB, 0 },
|
||||||
|
Package(){0x0000FFFF, 2, INTC, 0 },
|
||||||
|
Package(){0x0000FFFF, 3, INTD, 0 },
|
||||||
|
})
|
||||||
|
Name(APS4, Package(){
|
||||||
|
/* PCIe slot - Hooked to PCIe slot 4 */
|
||||||
|
Package(){0x0000FFFF, 0, 0, 16 },
|
||||||
|
Package(){0x0000FFFF, 1, 0, 17 },
|
||||||
|
Package(){0x0000FFFF, 2, 0, 18 },
|
||||||
|
Package(){0x0000FFFF, 3, 0, 19 },
|
||||||
|
})
|
||||||
|
|
||||||
|
/* GPP 0 */
|
||||||
|
Name(PS5, Package(){
|
||||||
|
Package(){0x0000FFFF, 0, INTB, 0 },
|
||||||
|
Package(){0x0000FFFF, 1, INTC, 0 },
|
||||||
|
Package(){0x0000FFFF, 2, INTD, 0 },
|
||||||
|
Package(){0x0000FFFF, 3, INTA, 0 },
|
||||||
|
})
|
||||||
|
Name(APS5, Package(){
|
||||||
|
Package(){0x0000FFFF, 0, 0, 17 },
|
||||||
|
Package(){0x0000FFFF, 1, 0, 18 },
|
||||||
|
Package(){0x0000FFFF, 2, 0, 19 },
|
||||||
|
Package(){0x0000FFFF, 3, 0, 16 },
|
||||||
|
})
|
||||||
|
|
||||||
|
/* GPP 1 */
|
||||||
|
Name(PS6, Package(){
|
||||||
|
Package(){0x0000FFFF, 0, INTC, 0 },
|
||||||
|
Package(){0x0000FFFF, 1, INTD, 0 },
|
||||||
|
Package(){0x0000FFFF, 2, INTA, 0 },
|
||||||
|
Package(){0x0000FFFF, 3, INTB, 0 },
|
||||||
|
})
|
||||||
|
Name(APS6, Package(){
|
||||||
|
Package(){0x0000FFFF, 0, 0, 18 },
|
||||||
|
Package(){0x0000FFFF, 1, 0, 19 },
|
||||||
|
Package(){0x0000FFFF, 2, 0, 16 },
|
||||||
|
Package(){0x0000FFFF, 3, 0, 17 },
|
||||||
|
})
|
||||||
|
|
||||||
|
/* GPP 2 */
|
||||||
|
Name(PS7, Package(){
|
||||||
|
Package(){0x0000FFFF, 0, INTD, 0 },
|
||||||
|
Package(){0x0000FFFF, 1, INTA, 0 },
|
||||||
|
Package(){0x0000FFFF, 2, INTB, 0 },
|
||||||
|
Package(){0x0000FFFF, 3, INTC, 0 },
|
||||||
|
})
|
||||||
|
Name(APS7, Package(){
|
||||||
|
Package(){0x0000FFFF, 0, 0, 19 },
|
||||||
|
Package(){0x0000FFFF, 1, 0, 16 },
|
||||||
|
Package(){0x0000FFFF, 2, 0, 17 },
|
||||||
|
Package(){0x0000FFFF, 3, 0, 18 },
|
||||||
|
})
|
||||||
|
|
||||||
|
/* GPP 3 */
|
||||||
|
Name(PS8, Package(){
|
||||||
|
Package(){0x0000FFFF, 0, INTA, 0 },
|
||||||
|
Package(){0x0000FFFF, 1, INTB, 0 },
|
||||||
|
Package(){0x0000FFFF, 2, INTC, 0 },
|
||||||
|
Package(){0x0000FFFF, 3, INTD, 0 },
|
||||||
|
})
|
||||||
|
Name(APS8, Package(){
|
||||||
|
Package(){0x0000FFFF, 0, 0, 16 },
|
||||||
|
Package(){0x0000FFFF, 1, 0, 17 },
|
||||||
|
Package(){0x0000FFFF, 2, 0, 18 },
|
||||||
|
Package(){0x0000FFFF, 3, 0, 18 },
|
||||||
|
})
|
||||||
|
|
|
@ -0,0 +1,90 @@
|
||||||
|
/*
|
||||||
|
* This file is part of the coreboot project.
|
||||||
|
*
|
||||||
|
* Copyright (C) 2013 Sage Electronic Engineering, LLC
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc.
|
||||||
|
*/
|
||||||
|
|
||||||
|
/* Wake status package */
|
||||||
|
Name(WKST,Package(){Zero, Zero})
|
||||||
|
|
||||||
|
/*
|
||||||
|
* \_PTS - Prepare to Sleep method
|
||||||
|
*
|
||||||
|
* Entry:
|
||||||
|
* Arg0=The value of the sleeping state S1=1, S2=2, etc
|
||||||
|
*
|
||||||
|
* Exit:
|
||||||
|
* -none-
|
||||||
|
*
|
||||||
|
* The _PTS control method is executed at the beginning of the sleep process
|
||||||
|
* for S1-S5. The sleeping value is passed to the _PTS control method. This
|
||||||
|
* control method may be executed a relatively long time before entering the
|
||||||
|
* sleep state and the OS may abort the operation without notification to
|
||||||
|
* the ACPI driver. This method cannot modify the configuration or power
|
||||||
|
* state of any device in the system.
|
||||||
|
*/
|
||||||
|
Method(_PTS, 1) {
|
||||||
|
/* DBGO("\\_PTS\n") */
|
||||||
|
/* DBGO("From S0 to S") */
|
||||||
|
/* DBGO(Arg0) */
|
||||||
|
/* DBGO("\n") */
|
||||||
|
|
||||||
|
/* Clear wake status structure. */
|
||||||
|
Store(0, PEWD)
|
||||||
|
Store(0, Index(WKST,0))
|
||||||
|
Store(0, Index(WKST,1))
|
||||||
|
Store(7, UPWS)
|
||||||
|
} /* End Method(\_PTS) */
|
||||||
|
|
||||||
|
/*
|
||||||
|
* \_BFS OEM Back From Sleep method
|
||||||
|
*
|
||||||
|
* Entry:
|
||||||
|
* Arg0=The value of the sleeping state S1=1, S2=2
|
||||||
|
*
|
||||||
|
* Exit:
|
||||||
|
* -none-
|
||||||
|
*/
|
||||||
|
Method(\_BFS, 1) {
|
||||||
|
/* DBGO("\\_BFS\n") */
|
||||||
|
/* DBGO("From S") */
|
||||||
|
/* DBGO(Arg0) */
|
||||||
|
/* DBGO(" to S0\n") */
|
||||||
|
}
|
||||||
|
|
||||||
|
/*
|
||||||
|
* \_WAK System Wake method
|
||||||
|
*
|
||||||
|
* Entry:
|
||||||
|
* Arg0=The value of the sleeping state S1=1, S2=2
|
||||||
|
*
|
||||||
|
* Exit:
|
||||||
|
* Return package of 2 DWords
|
||||||
|
* Dword 1 - Status
|
||||||
|
* 0x00000000 wake succeeded
|
||||||
|
* 0x00000001 Wake was signaled but failed due to lack of power
|
||||||
|
* 0x00000002 Wake was signaled but failed due to thermal condition
|
||||||
|
* Dword 2 - Power Supply state
|
||||||
|
* if non-zero the effective S-state the power supply entered
|
||||||
|
*/
|
||||||
|
Method(\_WAK, 1) {
|
||||||
|
/* DBGO("\\_WAK\n") */
|
||||||
|
/* DBGO("From S") */
|
||||||
|
/* DBGO(Arg0) */
|
||||||
|
/* DBGO(" to S0\n") */
|
||||||
|
|
||||||
|
Return(WKST)
|
||||||
|
} /* End Method(\_WAK) */
|
|
@ -0,0 +1,132 @@
|
||||||
|
/*
|
||||||
|
* This file is part of the coreboot project.
|
||||||
|
*
|
||||||
|
* Copyright (C) 2015 Advanced Micro Devices, Inc.
|
||||||
|
* Copyright (C) 2013 Sage Electronic Engineering, LLC
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc.
|
||||||
|
*/
|
||||||
|
|
||||||
|
/* simple name description */
|
||||||
|
/*
|
||||||
|
DefinitionBlock ("DSDT.AML","DSDT",0x01,"XXXXXX","XXXXXXXX",0x00010001
|
||||||
|
)
|
||||||
|
{
|
||||||
|
#include "usb.asl"
|
||||||
|
}
|
||||||
|
*/
|
||||||
|
|
||||||
|
/* USB overcurrent mapping pins. */
|
||||||
|
Name(UOM0, 0)
|
||||||
|
Name(UOM1, 2)
|
||||||
|
Name(UOM2, 0)
|
||||||
|
Name(UOM3, 7)
|
||||||
|
Name(UOM4, 2)
|
||||||
|
Name(UOM5, 2)
|
||||||
|
Name(UOM6, 6)
|
||||||
|
Name(UOM7, 2)
|
||||||
|
Name(UOM8, 6)
|
||||||
|
Name(UOM9, 6)
|
||||||
|
|
||||||
|
/* USB Overcurrent GPEs */
|
||||||
|
|
||||||
|
#if 0 /* TODO: Update for Olivehill */
|
||||||
|
Method(UCOC, 0) {
|
||||||
|
Sleep(20)
|
||||||
|
Store(0x13,CMTI)
|
||||||
|
Store(0,GPSL)
|
||||||
|
}
|
||||||
|
|
||||||
|
/* USB Port 0 overcurrent uses Gpm 0 */
|
||||||
|
If(LLessEqual(UOM0,9)) {
|
||||||
|
Scope (\_GPE) {
|
||||||
|
Method (_L13) {
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
/* USB Port 1 overcurrent uses Gpm 1 */
|
||||||
|
If (LLessEqual(UOM1,9)) {
|
||||||
|
Scope (\_GPE) {
|
||||||
|
Method (_L14) {
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
/* USB Port 2 overcurrent uses Gpm 2 */
|
||||||
|
If (LLessEqual(UOM2,9)) {
|
||||||
|
Scope (\_GPE) {
|
||||||
|
Method (_L15) {
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
/* USB Port 3 overcurrent uses Gpm 3 */
|
||||||
|
If (LLessEqual(UOM3,9)) {
|
||||||
|
Scope (\_GPE) {
|
||||||
|
Method (_L16) {
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
/* USB Port 4 overcurrent uses Gpm 4 */
|
||||||
|
If (LLessEqual(UOM4,9)) {
|
||||||
|
Scope (\_GPE) {
|
||||||
|
Method (_L19) {
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
/* USB Port 5 overcurrent uses Gpm 5 */
|
||||||
|
If (LLessEqual(UOM5,9)) {
|
||||||
|
Scope (\_GPE) {
|
||||||
|
Method (_L1A) {
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
/* USB Port 6 overcurrent uses Gpm 6 */
|
||||||
|
If (LLessEqual(UOM6,9)) {
|
||||||
|
Scope (\_GPE) {
|
||||||
|
/* Method (_L1C) { */
|
||||||
|
Method (_L06) {
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
/* USB Port 7 overcurrent uses Gpm 7 */
|
||||||
|
If (LLessEqual(UOM7,9)) {
|
||||||
|
Scope (\_GPE) {
|
||||||
|
/* Method (_L1D) { */
|
||||||
|
Method (_L07) {
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
/* USB Port 8 overcurrent uses Gpm 8 */
|
||||||
|
If (LLessEqual(UOM8,9)) {
|
||||||
|
Scope (\_GPE) {
|
||||||
|
Method (_L17) {
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
/* USB Port 9 overcurrent uses Gpm 9 */
|
||||||
|
If (LLessEqual(UOM9,9)) {
|
||||||
|
Scope (\_GPE) {
|
||||||
|
Method (_L0E) {
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
||||||
|
#endif
|
|
@ -0,0 +1,62 @@
|
||||||
|
/*
|
||||||
|
* This file is part of the coreboot project.
|
||||||
|
*
|
||||||
|
* Copyright (C) 2015 Advanced Micro Devices, Inc.
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc.
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <northbridge/amd/pi/agesawrapper.h>
|
||||||
|
|
||||||
|
#include <console/console.h>
|
||||||
|
#include <string.h>
|
||||||
|
#include <arch/acpi.h>
|
||||||
|
#include <arch/acpigen.h>
|
||||||
|
#include <arch/ioapic.h>
|
||||||
|
#include <device/pci.h>
|
||||||
|
#include <device/pci_ids.h>
|
||||||
|
#include <cpu/x86/msr.h>
|
||||||
|
#include <cpu/amd/mtrr.h>
|
||||||
|
#include <cpu/amd/amdfam16.h>
|
||||||
|
|
||||||
|
#define IO_APIC2_ADDR 0xFEC20000
|
||||||
|
|
||||||
|
unsigned long acpi_fill_madt(unsigned long current)
|
||||||
|
{
|
||||||
|
/* create all subtables for processors */
|
||||||
|
current = acpi_create_madt_lapics(current);
|
||||||
|
|
||||||
|
/* Write Kern IOAPIC, only one */
|
||||||
|
current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *) current, CONFIG_MAX_CPUS,
|
||||||
|
IO_APIC_ADDR, 0);
|
||||||
|
|
||||||
|
/* TODO: Remove the hardcode */
|
||||||
|
current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *) current, CONFIG_MAX_CPUS+1,
|
||||||
|
IO_APIC2_ADDR, 24);
|
||||||
|
|
||||||
|
current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)
|
||||||
|
current, 0, 0, 2, 0);
|
||||||
|
current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)
|
||||||
|
current, 0, 9, 9, 0xF);
|
||||||
|
/* 0: mean bus 0--->ISA */
|
||||||
|
/* 0: PIC 0 */
|
||||||
|
/* 2: APIC 2 */
|
||||||
|
/* 5 mean: 0101 --> Edge-triggered, Active high */
|
||||||
|
|
||||||
|
/* create all subtables for processors */
|
||||||
|
current += acpi_create_madt_lapic_nmi((acpi_madt_lapic_nmi_t *)current, 0xff, 5, 1);
|
||||||
|
/* 1: LINT1 connect to NMI */
|
||||||
|
|
||||||
|
return current;
|
||||||
|
}
|
|
@ -0,0 +1 @@
|
||||||
|
Category: eval
|
|
@ -0,0 +1,114 @@
|
||||||
|
#*****************************************************************************
|
||||||
|
#
|
||||||
|
# This file is part of the coreboot project.
|
||||||
|
#
|
||||||
|
# Copyright (C) 2015 Advanced Micro Devices, Inc.
|
||||||
|
#
|
||||||
|
# This program is free software; you can redistribute it and/or modify
|
||||||
|
# it under the terms of the GNU General Public License as published by
|
||||||
|
# the Free Software Foundation; version 2 of the License.
|
||||||
|
#
|
||||||
|
# This program is distributed in the hope that it will be useful,
|
||||||
|
# but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
# GNU General Public License for more details.
|
||||||
|
#
|
||||||
|
# You should have received a copy of the GNU General Public License
|
||||||
|
# along with this program; if not, write to the Free Software
|
||||||
|
# Foundation, Inc.
|
||||||
|
#*****************************************************************************
|
||||||
|
|
||||||
|
entries
|
||||||
|
|
||||||
|
#start-bit length config config-ID name
|
||||||
|
#0 8 r 0 seconds
|
||||||
|
#8 8 r 0 alarm_seconds
|
||||||
|
#16 8 r 0 minutes
|
||||||
|
#24 8 r 0 alarm_minutes
|
||||||
|
#32 8 r 0 hours
|
||||||
|
#40 8 r 0 alarm_hours
|
||||||
|
#48 8 r 0 day_of_week
|
||||||
|
#56 8 r 0 day_of_month
|
||||||
|
#64 8 r 0 month
|
||||||
|
#72 8 r 0 year
|
||||||
|
#80 4 r 0 rate_select
|
||||||
|
#84 3 r 0 REF_Clock
|
||||||
|
#87 1 r 0 UIP
|
||||||
|
#88 1 r 0 auto_switch_DST
|
||||||
|
#89 1 r 0 24_hour_mode
|
||||||
|
#90 1 r 0 binary_values_enable
|
||||||
|
#91 1 r 0 square-wave_out_enable
|
||||||
|
#92 1 r 0 update_finished_enable
|
||||||
|
#93 1 r 0 alarm_interrupt_enable
|
||||||
|
#94 1 r 0 periodic_interrupt_enable
|
||||||
|
#95 1 r 0 disable_clock_updates
|
||||||
|
#96 288 r 0 temporary_filler
|
||||||
|
0 384 r 0 reserved_memory
|
||||||
|
384 1 e 4 boot_option
|
||||||
|
385 1 e 4 last_boot
|
||||||
|
386 1 e 1 ECC_memory
|
||||||
|
388 4 r 0 reboot_bits
|
||||||
|
392 3 e 5 baud_rate
|
||||||
|
395 1 e 1 hw_scrubber
|
||||||
|
396 1 e 1 interleave_chip_selects
|
||||||
|
397 2 e 8 max_mem_clock
|
||||||
|
399 1 e 2 multi_core
|
||||||
|
400 1 e 1 power_on_after_fail
|
||||||
|
412 4 e 6 debug_level
|
||||||
|
416 4 e 7 boot_first
|
||||||
|
420 4 e 7 boot_second
|
||||||
|
424 4 e 7 boot_third
|
||||||
|
428 4 h 0 boot_index
|
||||||
|
432 8 h 0 boot_countdown
|
||||||
|
440 4 e 9 slow_cpu
|
||||||
|
444 1 e 1 nmi
|
||||||
|
445 1 e 1 iommu
|
||||||
|
728 256 h 0 user_data
|
||||||
|
984 16 h 0 check_sum
|
||||||
|
# Reserve the extended AMD configuration registers
|
||||||
|
1000 24 r 0 amd_reserved
|
||||||
|
|
||||||
|
enumerations
|
||||||
|
|
||||||
|
#ID value text
|
||||||
|
1 0 Disable
|
||||||
|
1 1 Enable
|
||||||
|
2 0 Enable
|
||||||
|
2 1 Disable
|
||||||
|
4 0 Fallback
|
||||||
|
4 1 Normal
|
||||||
|
5 0 115200
|
||||||
|
5 1 57600
|
||||||
|
5 2 38400
|
||||||
|
5 3 19200
|
||||||
|
5 4 9600
|
||||||
|
5 5 4800
|
||||||
|
5 6 2400
|
||||||
|
5 7 1200
|
||||||
|
6 6 Notice
|
||||||
|
6 7 Info
|
||||||
|
6 8 Debug
|
||||||
|
6 9 Spew
|
||||||
|
7 0 Network
|
||||||
|
7 1 HDD
|
||||||
|
7 2 Floppy
|
||||||
|
7 8 Fallback_Network
|
||||||
|
7 9 Fallback_HDD
|
||||||
|
7 10 Fallback_Floppy
|
||||||
|
#7 3 ROM
|
||||||
|
8 0 400Mhz
|
||||||
|
8 1 333Mhz
|
||||||
|
8 2 266Mhz
|
||||||
|
8 3 200Mhz
|
||||||
|
9 0 off
|
||||||
|
9 1 87.5%
|
||||||
|
9 2 75.0%
|
||||||
|
9 3 62.5%
|
||||||
|
9 4 50.0%
|
||||||
|
9 5 37.5%
|
||||||
|
9 6 25.0%
|
||||||
|
9 7 12.5%
|
||||||
|
|
||||||
|
checksums
|
||||||
|
|
||||||
|
checksum 392 983 984
|
|
@ -0,0 +1,77 @@
|
||||||
|
#
|
||||||
|
# This file is part of the coreboot project.
|
||||||
|
#
|
||||||
|
# Copyright (C) 2015 Advanced Micro Devices, Inc.
|
||||||
|
#
|
||||||
|
# This program is free software; you can redistribute it and/or modify
|
||||||
|
# it under the terms of the GNU General Public License as published by
|
||||||
|
# the Free Software Foundation; version 2 of the License.
|
||||||
|
#
|
||||||
|
# This program is distributed in the hope that it will be useful,
|
||||||
|
# but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
# GNU General Public License for more details.
|
||||||
|
#
|
||||||
|
# You should have received a copy of the GNU General Public License
|
||||||
|
# along with this program; if not, write to the Free Software
|
||||||
|
# Foundation, Inc.
|
||||||
|
#
|
||||||
|
chip northbridge/amd/pi/00660F01/root_complex
|
||||||
|
device cpu_cluster 0 on
|
||||||
|
chip cpu/amd/pi/00660F01
|
||||||
|
device lapic 10 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
|
||||||
|
device domain 0 on
|
||||||
|
subsystemid 0x1022 0x1410 inherit
|
||||||
|
chip northbridge/amd/pi/00660F01 # CPU side of HT root complex
|
||||||
|
|
||||||
|
chip northbridge/amd/pi/00660F01 # PCI side of HT root complex
|
||||||
|
device pci 0.0 on end # Root Complex
|
||||||
|
device pci 1.0 on end # Internal Graphics P2P bridge 0x9804
|
||||||
|
device pci 1.1 on end # Internal Multimedia
|
||||||
|
device pci 2.0 on end # PCIe Host Bridge
|
||||||
|
device pci 2.1 on end # x4 PCIe slot
|
||||||
|
device pci 2.2 on end # mPCIe slot
|
||||||
|
device pci 2.3 on end # Realtek NIC
|
||||||
|
device pci 2.4 on end # Edge Connector
|
||||||
|
device pci 2.5 on end # Edge Connector
|
||||||
|
end #chip northbridge/amd/pi/00660F01
|
||||||
|
|
||||||
|
chip southbridge/amd/pi/hudson # it is under NB/SB Link, but on the same pci bus
|
||||||
|
device pci 9.0 on end # HDA
|
||||||
|
device pci 9.2 on end # HDA
|
||||||
|
device pci 11.0 on end # SATA
|
||||||
|
device pci 12.0 on end # USB
|
||||||
|
# device pci 12.2 on end # USB
|
||||||
|
device pci 13.0 on end # USB
|
||||||
|
# device pci 13.2 on end # USB
|
||||||
|
device pci 14.0 on # SM
|
||||||
|
chip drivers/generic/generic #dimm 0-0-0
|
||||||
|
device i2c 50 on end
|
||||||
|
end
|
||||||
|
chip drivers/generic/generic #dimm 0-0-1
|
||||||
|
device i2c 51 on end
|
||||||
|
end
|
||||||
|
end # SM
|
||||||
|
#device pci 14.2 on end # HDA 0x4383
|
||||||
|
device pci 14.3 on end # LPC 0x439d
|
||||||
|
device pci 14.7 on end # SD
|
||||||
|
end #chip southbridge/amd/hudson
|
||||||
|
|
||||||
|
device pci 18.0 on end
|
||||||
|
device pci 18.1 on end
|
||||||
|
device pci 18.2 on end
|
||||||
|
device pci 18.3 on end
|
||||||
|
device pci 18.4 on end
|
||||||
|
device pci 18.5 on end
|
||||||
|
register "spdAddrLookup" = "
|
||||||
|
{
|
||||||
|
{ {0xA0, 0xA4}, {0xA2, 0xA6}, }, // socket 0 - Channel 0 & 1 - 8-bit SPD addresses
|
||||||
|
{ {0x00, 0x00}, {0x00, 0x00}, }, // socket 1 - Channel 0 & 1 - 8-bit SPD addresses
|
||||||
|
}"
|
||||||
|
|
||||||
|
end #chip northbridge/amd/pi/00660F01 # CPU side of HT root complex
|
||||||
|
end #domain
|
||||||
|
end #northbridge/amd/pi/00660F01/root_complex
|
|
@ -0,0 +1,84 @@
|
||||||
|
/*
|
||||||
|
* This file is part of the coreboot project.
|
||||||
|
*
|
||||||
|
* Copyright (C) 2015 Advanced Micro Devices, Inc.
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc.
|
||||||
|
*/
|
||||||
|
|
||||||
|
/* DefinitionBlock Statement */
|
||||||
|
DefinitionBlock (
|
||||||
|
"DSDT.AML", /* Output filename */
|
||||||
|
"DSDT", /* Signature */
|
||||||
|
0x02, /* DSDT Revision, needs to be 2 for 64bit */
|
||||||
|
"AMD ", /* OEMID */
|
||||||
|
"COREBOOT", /* TABLE ID */
|
||||||
|
0x00010001 /* OEM Revision */
|
||||||
|
)
|
||||||
|
{ /* Start of ASL file */
|
||||||
|
/* #include <arch/x86/acpi/debug.asl> */ /* Include global debug methods if needed */
|
||||||
|
|
||||||
|
/* Globals for the platform */
|
||||||
|
#include "acpi/mainboard.asl"
|
||||||
|
|
||||||
|
/* Describe the USB Overcurrent pins */
|
||||||
|
#include "acpi/usb_oc.asl"
|
||||||
|
|
||||||
|
/* PCI IRQ mapping for the Southbridge */
|
||||||
|
#include <southbridge/amd/pi/hudson/acpi/pcie.asl>
|
||||||
|
|
||||||
|
/* Describe the processor tree (\_PR) */
|
||||||
|
#include <cpu/amd/pi/00660F01/acpi/cpu.asl>
|
||||||
|
|
||||||
|
/* Contains the supported sleep states for this chipset */
|
||||||
|
#include <southbridge/amd/pi/hudson/acpi/sleepstates.asl>
|
||||||
|
|
||||||
|
/* Contains the Sleep methods (WAK, PTS, GTS, etc.) */
|
||||||
|
#include "acpi/sleep.asl"
|
||||||
|
|
||||||
|
/* System Bus */
|
||||||
|
Scope(\_SB) { /* Start \_SB scope */
|
||||||
|
/* global utility methods expected within the \_SB scope */
|
||||||
|
#include <arch/x86/acpi/globutil.asl>
|
||||||
|
|
||||||
|
/* Describe IRQ Routing mapping for this platform (within the \_SB scope) */
|
||||||
|
#include "acpi/routing.asl"
|
||||||
|
|
||||||
|
Device(PWRB) {
|
||||||
|
Name(_HID, EISAID("PNP0C0C"))
|
||||||
|
Name(_UID, 0xAA)
|
||||||
|
Name(_PRW, Package () {3, 0x04})
|
||||||
|
Name(_STA, 0x0B)
|
||||||
|
}
|
||||||
|
|
||||||
|
Device(PCI0) {
|
||||||
|
/* Describe the AMD Northbridge */
|
||||||
|
#include <northbridge/amd/pi/00660F01/acpi/northbridge.asl>
|
||||||
|
|
||||||
|
/* Describe the AMD Fusion Controller Hub Southbridge */
|
||||||
|
#include <southbridge/amd/pi/hudson/acpi/fch.asl>
|
||||||
|
}
|
||||||
|
|
||||||
|
/* Describe PCI INT[A-H] for the Southbridge */
|
||||||
|
#include <southbridge/amd/pi/hudson/acpi/pci_int.asl>
|
||||||
|
|
||||||
|
} /* End \_SB scope */
|
||||||
|
|
||||||
|
/* Describe SMBUS for the Southbridge */
|
||||||
|
#include <southbridge/amd/pi/hudson/acpi/smbus.asl>
|
||||||
|
|
||||||
|
/* Define the General Purpose Events for the platform */
|
||||||
|
#include "acpi/gpe.asl"
|
||||||
|
}
|
||||||
|
/* End of ASL file */
|
|
@ -0,0 +1,107 @@
|
||||||
|
/*
|
||||||
|
* This file is part of the coreboot project.
|
||||||
|
*
|
||||||
|
* Copyright (C) 2015 Advanced Micro Devices, Inc.
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc.
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <console/console.h>
|
||||||
|
#include <device/pci.h>
|
||||||
|
#include <string.h>
|
||||||
|
#include <stdint.h>
|
||||||
|
#include <arch/pirq_routing.h>
|
||||||
|
#include <cpu/amd/amdfam16.h>
|
||||||
|
|
||||||
|
static void write_pirq_info(struct irq_info *pirq_info, u8 bus, u8 devfn,
|
||||||
|
u8 link0, u16 bitmap0, u8 link1, u16 bitmap1,
|
||||||
|
u8 link2, u16 bitmap2, u8 link3, u16 bitmap3,
|
||||||
|
u8 slot, u8 rfu)
|
||||||
|
{
|
||||||
|
pirq_info->bus = bus;
|
||||||
|
pirq_info->devfn = devfn;
|
||||||
|
pirq_info->irq[0].link = link0;
|
||||||
|
pirq_info->irq[0].bitmap = bitmap0;
|
||||||
|
pirq_info->irq[1].link = link1;
|
||||||
|
pirq_info->irq[1].bitmap = bitmap1;
|
||||||
|
pirq_info->irq[2].link = link2;
|
||||||
|
pirq_info->irq[2].bitmap = bitmap2;
|
||||||
|
pirq_info->irq[3].link = link3;
|
||||||
|
pirq_info->irq[3].bitmap = bitmap3;
|
||||||
|
pirq_info->slot = slot;
|
||||||
|
pirq_info->rfu = rfu;
|
||||||
|
}
|
||||||
|
|
||||||
|
|
||||||
|
unsigned long write_pirq_routing_table(unsigned long addr)
|
||||||
|
{
|
||||||
|
struct irq_routing_table *pirq;
|
||||||
|
struct irq_info *pirq_info;
|
||||||
|
u32 slot_num;
|
||||||
|
u8 *v;
|
||||||
|
|
||||||
|
u8 sum = 0;
|
||||||
|
int i;
|
||||||
|
|
||||||
|
/* Align the table to be 16 byte aligned. */
|
||||||
|
addr += 15;
|
||||||
|
addr &= ~15;
|
||||||
|
|
||||||
|
/* This table must be between 0xf0000 & 0x100000 */
|
||||||
|
printk(BIOS_INFO, "Writing IRQ routing tables to 0x%lx...", addr);
|
||||||
|
|
||||||
|
pirq = (void *)(addr);
|
||||||
|
v = (u8 *) (addr);
|
||||||
|
|
||||||
|
pirq->signature = PIRQ_SIGNATURE;
|
||||||
|
pirq->version = PIRQ_VERSION;
|
||||||
|
|
||||||
|
pirq->rtr_bus = 0;
|
||||||
|
pirq->rtr_devfn = PCI_DEVFN(0x14, 4);
|
||||||
|
|
||||||
|
pirq->exclusive_irqs = 0;
|
||||||
|
|
||||||
|
pirq->rtr_vendor = 0x1002;
|
||||||
|
pirq->rtr_device = 0x4384;
|
||||||
|
|
||||||
|
pirq->miniport_data = 0;
|
||||||
|
|
||||||
|
memset(pirq->rfu, 0, sizeof(pirq->rfu));
|
||||||
|
|
||||||
|
pirq_info = (void *)(&pirq->checksum + 1);
|
||||||
|
slot_num = 0;
|
||||||
|
|
||||||
|
/* pci bridge */
|
||||||
|
write_pirq_info(pirq_info, 0, PCI_DEVFN(0x14, 4),
|
||||||
|
0x1, 0xdef8, 0x2, 0xdef8, 0x3, 0xdef8, 0x4, 0xdef8, 0,
|
||||||
|
0);
|
||||||
|
pirq_info++;
|
||||||
|
|
||||||
|
slot_num++;
|
||||||
|
|
||||||
|
pirq->size = 32 + 16 * slot_num;
|
||||||
|
|
||||||
|
for (i = 0; i < pirq->size; i++)
|
||||||
|
sum += v[i];
|
||||||
|
|
||||||
|
sum = pirq->checksum - sum;
|
||||||
|
|
||||||
|
if (sum != pirq->checksum) {
|
||||||
|
pirq->checksum = sum;
|
||||||
|
}
|
||||||
|
|
||||||
|
printk(BIOS_INFO, "write_pirq_routing_table done.\n");
|
||||||
|
|
||||||
|
return (unsigned long)pirq_info;
|
||||||
|
}
|
|
@ -0,0 +1,38 @@
|
||||||
|
/*
|
||||||
|
* This file is part of the coreboot project.
|
||||||
|
*
|
||||||
|
* Copyright (C) 2015 Advanced Micro Devices, Inc.
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc.
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <console/console.h>
|
||||||
|
#include <device/device.h>
|
||||||
|
#include <arch/acpi.h>
|
||||||
|
#include <agesawrapper.h>
|
||||||
|
|
||||||
|
/*************************************************
|
||||||
|
* enable the dedicated function in bettong board.
|
||||||
|
*************************************************/
|
||||||
|
static void bettong_enable(device_t dev)
|
||||||
|
{
|
||||||
|
printk(BIOS_INFO, "Mainboard " CONFIG_MAINBOARD_PART_NUMBER " Enable.\n");
|
||||||
|
|
||||||
|
if (acpi_is_wakeup_s3())
|
||||||
|
agesawrapper_fchs3earlyrestore();
|
||||||
|
}
|
||||||
|
|
||||||
|
struct chip_operations mainboard_ops = {
|
||||||
|
.enable_dev = bettong_enable,
|
||||||
|
};
|
|
@ -0,0 +1,195 @@
|
||||||
|
/*
|
||||||
|
* This file is part of the coreboot project.
|
||||||
|
*
|
||||||
|
* Copyright (C) 2015 Advanced Micro Devices, Inc.
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc.
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <console/console.h>
|
||||||
|
#include <arch/smp/mpspec.h>
|
||||||
|
#include <device/pci.h>
|
||||||
|
#include <arch/io.h>
|
||||||
|
#include <arch/ioapic.h>
|
||||||
|
#include <string.h>
|
||||||
|
#include <stdint.h>
|
||||||
|
#include <cpu/amd/amdfam15.h>
|
||||||
|
#include <arch/cpu.h>
|
||||||
|
#include <cpu/x86/lapic.h>
|
||||||
|
#include "southbridge/amd/pi/hudson/hudson.h" /* pm_ioread() */
|
||||||
|
|
||||||
|
u8 picr_data[0x54] = {
|
||||||
|
0x03,0x04,0x05,0x07,0x0B,0x0A,0x1F,0x1F,0xFA,0xF1,0x00,0x00,0x1F,0x1F,0x1F,0x1F,
|
||||||
|
0x1F,0x1F,0x1F,0x03,0x1F,0x1F,0x1F,0x1F,0x1F,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
|
||||||
|
0x1F,0x1F,0x1F,0x1F,0x1F,0x1F,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
|
||||||
|
0x05,0x04,0x05,0x04,0x04,0x05,0x04,0x05,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
|
||||||
|
0x04,0x1F,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
|
||||||
|
0x03,0x04,0x05,0x07
|
||||||
|
};
|
||||||
|
u8 intr_data[0x54] = {
|
||||||
|
0x10,0x11,0x12,0x13,0x14,0x15,0x16,0x17,0x00,0x00,0x00,0x00,0x1F,0x1F,0x1F,0x1F,
|
||||||
|
0x09,0x1F,0x1F,0x10,0x1F,0x10,0x1F,0x10,0x1F,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
|
||||||
|
0x05,0x1F,0x1F,0x1F,0x1F,0x1F,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
|
||||||
|
0x12,0x11,0x12,0x11,0x12,0x11,0x12,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
|
||||||
|
0x11,0x13,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
|
||||||
|
0x10,0x11,0x12,0x13
|
||||||
|
};
|
||||||
|
|
||||||
|
static void smp_add_mpc_entry(struct mp_config_table *mc, unsigned length)
|
||||||
|
{
|
||||||
|
mc->mpc_length += length;
|
||||||
|
mc->mpc_entry_count++;
|
||||||
|
}
|
||||||
|
|
||||||
|
static void my_smp_write_bus(struct mp_config_table *mc,
|
||||||
|
unsigned char id, const char *bustype)
|
||||||
|
{
|
||||||
|
struct mpc_config_bus *mpc;
|
||||||
|
mpc = smp_next_mpc_entry(mc);
|
||||||
|
memset(mpc, '\0', sizeof(*mpc));
|
||||||
|
mpc->mpc_type = MP_BUS;
|
||||||
|
mpc->mpc_busid = id;
|
||||||
|
memcpy(mpc->mpc_bustype, bustype, sizeof(mpc->mpc_bustype));
|
||||||
|
smp_add_mpc_entry(mc, sizeof(*mpc));
|
||||||
|
}
|
||||||
|
|
||||||
|
static void *smp_write_config_table(void *v)
|
||||||
|
{
|
||||||
|
struct mp_config_table *mc;
|
||||||
|
int bus_isa;
|
||||||
|
u8 byte;
|
||||||
|
|
||||||
|
/*
|
||||||
|
* By the time this function gets called, the IOAPIC registers
|
||||||
|
* have been written so they can be read to get the correct
|
||||||
|
* APIC ID and Version
|
||||||
|
*/
|
||||||
|
u8 ioapic_id = (io_apic_read(VIO_APIC_VADDR, 0x00) >> 24);
|
||||||
|
u8 ioapic_ver = (io_apic_read(VIO_APIC_VADDR, 0x01) & 0xFF);
|
||||||
|
|
||||||
|
mc = (void *)(((char *)v) + SMP_FLOATING_TABLE_LEN);
|
||||||
|
|
||||||
|
mptable_init(mc, LOCAL_APIC_ADDR);
|
||||||
|
memcpy(mc->mpc_oem, "AMD ", 8);
|
||||||
|
|
||||||
|
smp_write_processors(mc);
|
||||||
|
|
||||||
|
//mptable_write_buses(mc, NULL, &bus_isa);
|
||||||
|
my_smp_write_bus(mc, 0, "PCI ");
|
||||||
|
my_smp_write_bus(mc, 1, "PCI ");
|
||||||
|
bus_isa = 0x02;
|
||||||
|
my_smp_write_bus(mc, bus_isa, "ISA ");
|
||||||
|
|
||||||
|
/* I/O APICs: APIC ID Version State Address */
|
||||||
|
smp_write_ioapic(mc, ioapic_id, ioapic_ver, VIO_APIC_VADDR);
|
||||||
|
|
||||||
|
smp_write_ioapic(mc, ioapic_id+1, 0x21, (void *)0xFEC20000);
|
||||||
|
/* PIC IRQ routine */
|
||||||
|
for (byte = 0x0; byte < sizeof(picr_data); byte ++) {
|
||||||
|
outb(byte, 0xC00);
|
||||||
|
outb(picr_data[byte], 0xC01);
|
||||||
|
}
|
||||||
|
|
||||||
|
/* APIC IRQ routine */
|
||||||
|
for (byte = 0x0; byte < sizeof(intr_data); byte ++) {
|
||||||
|
outb(byte | 0x80, 0xC00);
|
||||||
|
outb(intr_data[byte], 0xC01);
|
||||||
|
}
|
||||||
|
|
||||||
|
/* I/O Ints: Type Polarity Trigger Bus ID IRQ APIC ID PIN# */
|
||||||
|
#define IO_LOCAL_INT(type, intr, apicid, pin) \
|
||||||
|
smp_write_lintsrc(mc, (type), MP_IRQ_TRIGGER_EDGE | MP_IRQ_POLARITY_HIGH, bus_isa, (intr), (apicid), (pin));
|
||||||
|
mptable_add_isa_interrupts(mc, bus_isa, ioapic_id, 0);
|
||||||
|
|
||||||
|
/* PCI interrupts are level triggered, and are
|
||||||
|
* associated with a specific bus/device/function tuple.
|
||||||
|
*/
|
||||||
|
#define PCI_INT(bus, dev, int_sign, pin) \
|
||||||
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, (bus), (((dev)<<2)|(int_sign)), ioapic_id, (pin))
|
||||||
|
|
||||||
|
/* Internal VGA */
|
||||||
|
PCI_INT(0x0, 0x01, 0x0, intr_data[0x02]);
|
||||||
|
PCI_INT(0x0, 0x01, 0x1, intr_data[0x03]);
|
||||||
|
|
||||||
|
/* SMBUS */
|
||||||
|
PCI_INT(0x0, 0x14, 0x0, 0x10);
|
||||||
|
|
||||||
|
/* HD Audio */
|
||||||
|
PCI_INT(0x0, 0x14, 0x0, intr_data[0x13]);
|
||||||
|
|
||||||
|
/* USB */
|
||||||
|
PCI_INT(0x0, 0x12, 0x0, intr_data[0x30]);
|
||||||
|
PCI_INT(0x0, 0x12, 0x1, intr_data[0x31]);
|
||||||
|
PCI_INT(0x0, 0x13, 0x0, intr_data[0x32]);
|
||||||
|
PCI_INT(0x0, 0x13, 0x1, intr_data[0x33]);
|
||||||
|
PCI_INT(0x0, 0x16, 0x0, intr_data[0x34]);
|
||||||
|
PCI_INT(0x0, 0x16, 0x1, intr_data[0x35]);
|
||||||
|
PCI_INT(0x0, 0x14, 0x2, intr_data[0x36]);
|
||||||
|
|
||||||
|
/* sata */
|
||||||
|
PCI_INT(0x0, 0x11, 0x0, intr_data[0x40]);
|
||||||
|
PCI_INT(0x0, 0x11, 0x0, intr_data[0x41]);
|
||||||
|
|
||||||
|
/* on board NIC & Slot PCIE. */
|
||||||
|
|
||||||
|
/* PCI slots */
|
||||||
|
device_t dev = dev_find_slot(0, PCI_DEVFN(0x14, 4));
|
||||||
|
if (dev && dev->enabled) {
|
||||||
|
u8 bus_pci = dev->link_list->secondary;
|
||||||
|
/* PCI_SLOT 0. */
|
||||||
|
PCI_INT(bus_pci, 0x5, 0x0, 0x14);
|
||||||
|
PCI_INT(bus_pci, 0x5, 0x1, 0x15);
|
||||||
|
PCI_INT(bus_pci, 0x5, 0x2, 0x16);
|
||||||
|
PCI_INT(bus_pci, 0x5, 0x3, 0x17);
|
||||||
|
|
||||||
|
/* PCI_SLOT 1. */
|
||||||
|
PCI_INT(bus_pci, 0x6, 0x0, 0x15);
|
||||||
|
PCI_INT(bus_pci, 0x6, 0x1, 0x16);
|
||||||
|
PCI_INT(bus_pci, 0x6, 0x2, 0x17);
|
||||||
|
PCI_INT(bus_pci, 0x6, 0x3, 0x14);
|
||||||
|
|
||||||
|
/* PCI_SLOT 2. */
|
||||||
|
PCI_INT(bus_pci, 0x7, 0x0, 0x16);
|
||||||
|
PCI_INT(bus_pci, 0x7, 0x1, 0x17);
|
||||||
|
PCI_INT(bus_pci, 0x7, 0x2, 0x14);
|
||||||
|
PCI_INT(bus_pci, 0x7, 0x3, 0x15);
|
||||||
|
}
|
||||||
|
|
||||||
|
/* PCIe Lan*/
|
||||||
|
PCI_INT(0x0, 0x06, 0x0, 0x13);
|
||||||
|
|
||||||
|
/* FCH PCIe PortA */
|
||||||
|
PCI_INT(0x0, 0x15, 0x0, 0x10);
|
||||||
|
/* FCH PCIe PortB */
|
||||||
|
PCI_INT(0x0, 0x15, 0x1, 0x11);
|
||||||
|
/* FCH PCIe PortC */
|
||||||
|
PCI_INT(0x0, 0x15, 0x2, 0x12);
|
||||||
|
/* FCH PCIe PortD */
|
||||||
|
PCI_INT(0x0, 0x15, 0x3, 0x13);
|
||||||
|
|
||||||
|
/*Local Ints: Type Polarity Trigger Bus ID IRQ APIC ID PIN# */
|
||||||
|
IO_LOCAL_INT(mp_ExtINT, 0, MP_APIC_ALL, 0x0);
|
||||||
|
IO_LOCAL_INT(mp_NMI, 0, MP_APIC_ALL, 0x1);
|
||||||
|
/* There is no extension information... */
|
||||||
|
|
||||||
|
/* Compute the checksums */
|
||||||
|
return mptable_finalize(mc);
|
||||||
|
}
|
||||||
|
|
||||||
|
unsigned long write_smp_table(unsigned long addr)
|
||||||
|
{
|
||||||
|
void *v;
|
||||||
|
v = smp_write_floating_table(addr, 0);
|
||||||
|
return (unsigned long)smp_write_config_table(v);
|
||||||
|
}
|
|
@ -0,0 +1,89 @@
|
||||||
|
/*
|
||||||
|
* This file is part of the coreboot project.
|
||||||
|
*
|
||||||
|
* Copyright (C) 2015 Advanced Micro Devices, Inc.
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc.
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <console/console.h>
|
||||||
|
#include <arch/acpi.h>
|
||||||
|
#include <arch/stages.h>
|
||||||
|
#include <cpu/x86/lapic.h>
|
||||||
|
#include <cpu/x86/bist.h>
|
||||||
|
#include <cpu/amd/car.h>
|
||||||
|
#include <cpu/amd/pi/s3_resume.h>
|
||||||
|
#include <northbridge/amd/pi/agesawrapper.h>
|
||||||
|
#include <northbridge/amd/pi/agesawrapper_call.h>
|
||||||
|
#include <southbridge/amd/pi/hudson/hudson.h>
|
||||||
|
|
||||||
|
void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
|
||||||
|
{
|
||||||
|
u32 val;
|
||||||
|
#if CONFIG_HAVE_ACPI_RESUME
|
||||||
|
void *resume_backup_memory;
|
||||||
|
#endif
|
||||||
|
|
||||||
|
amd_initmmio();
|
||||||
|
|
||||||
|
hudson_lpc_port80();
|
||||||
|
|
||||||
|
if (!cpu_init_detectedx && boot_cpu()) {
|
||||||
|
post_code(0x30);
|
||||||
|
|
||||||
|
post_code(0x31);
|
||||||
|
console_init();
|
||||||
|
}
|
||||||
|
|
||||||
|
/* Halt if there was a built in self test failure */
|
||||||
|
post_code(0x34);
|
||||||
|
report_bist_failure(bist);
|
||||||
|
|
||||||
|
/* Load MPB */
|
||||||
|
val = cpuid_eax(1);
|
||||||
|
printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
|
||||||
|
printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
|
||||||
|
|
||||||
|
post_code(0x37);
|
||||||
|
AGESAWRAPPER(amdinitreset);
|
||||||
|
post_code(0x38);
|
||||||
|
printk(BIOS_DEBUG, "Got past agesawrapper_amdinitreset\n");
|
||||||
|
|
||||||
|
post_code(0x39);
|
||||||
|
AGESAWRAPPER(amdinitearly);
|
||||||
|
int s3resume = acpi_is_wakeup_s3();
|
||||||
|
if (!s3resume) {
|
||||||
|
post_code(0x40);
|
||||||
|
AGESAWRAPPER(amdinitpost);
|
||||||
|
post_code(0x41);
|
||||||
|
AGESAWRAPPER(amdinitenv);
|
||||||
|
/* TODO: Disable cache is not ok. */
|
||||||
|
disable_cache_as_ram();
|
||||||
|
} else { /* S3 detect */
|
||||||
|
printk(BIOS_INFO, "S3 detected\n");
|
||||||
|
|
||||||
|
post_code(0x60);
|
||||||
|
AGESAWRAPPER(amdinitresume);
|
||||||
|
|
||||||
|
AGESAWRAPPER(amds3laterestore);
|
||||||
|
|
||||||
|
post_code(0x61);
|
||||||
|
prepare_for_resume();
|
||||||
|
}
|
||||||
|
|
||||||
|
post_code(0x50);
|
||||||
|
copy_and_run();
|
||||||
|
|
||||||
|
post_code(0x54); /* Should never see this post code. */
|
||||||
|
}
|
Loading…
Reference in New Issue