arch/x86/Kconfig: Drop obsolete fixed ramstage symbols

On x86 ramstage is always relocated at runtime in cbmem so there is no
need to have this configurable in Kconfig.

Change-Id: I01b2335d0b82bea8f885ee5ca9814351bbf2aa3c
Signed-off-by: Arthur Heymans <arthur@aheymans.xyz>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/63215
Reviewed-by: Raul Rangel <rrangel@chromium.org>
Reviewed-by: Kyösti Mälkki <kyosti.malkki@gmail.com>
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
This commit is contained in:
Arthur Heymans 2022-03-30 19:34:10 +02:00 committed by Paul Fagerburg
parent 32a1d7ea8c
commit 0c6298761b
7 changed files with 4 additions and 34 deletions

View File

@ -118,22 +118,6 @@ config SIPI_VECTOR_IN_ROM
default n default n
depends on ARCH_X86 depends on ARCH_X86
# Set the rambase for systems that still need it, only 5 chipsets as of
# Sep 2018. This value was 0x100000, chosen to match the entry point
# of Linux 2.2 in 1999. The new value, 14 MiB, makes a lot more sense
# for as long as we need it; with luck, that won't be much longer.
# In the long term, both RAMBASE and RAMTOP should be removed.
# This value leaves more than 1 MiB which is required for fam10
# and broadwell_de.
config RAMBASE
hex
default 0xe00000
config RAMTOP
hex
default 0x1000000
depends on ARCH_X86
# Traditionally BIOS region on SPI flash boot media was memory mapped right below # Traditionally BIOS region on SPI flash boot media was memory mapped right below
# 4G and it was the last region in the IFD. This way translation between CPU # 4G and it was the last region in the IFD. This way translation between CPU
# address space to flash address was trivial. However some IFDs on newer SoCs # address space to flash address was trivial. However some IFDs on newer SoCs

View File

@ -3,10 +3,6 @@
#ifndef __ARCH_MEMLAYOUT_H #ifndef __ARCH_MEMLAYOUT_H
#define __ARCH_MEMLAYOUT_H #define __ARCH_MEMLAYOUT_H
#if (CONFIG_RAMTOP == 0)
# error "CONFIG_RAMTOP not configured"
#endif
/* Intel386 psABI requires a 16 byte aligned stack. */ /* Intel386 psABI requires a 16 byte aligned stack. */
#define ARCH_STACK_ALIGN_SIZE 16 #define ARCH_STACK_ALIGN_SIZE 16

View File

@ -13,7 +13,8 @@ SECTIONS
* conditionalize with macros. * conditionalize with macros.
*/ */
#if ENV_RAMSTAGE #if ENV_RAMSTAGE
RAMSTAGE(CONFIG_RAMBASE, 8M) /* Relocated at runtime in cbmem so the address does not matter. */
RAMSTAGE(64M, 8M)
#elif ENV_ROMSTAGE #elif ENV_ROMSTAGE
/* The 1M size is not allocated. It's just for basic size checking. /* The 1M size is not allocated. It's just for basic size checking.

View File

@ -217,10 +217,6 @@ config CBFS_CACHE_SIZE
hex hex
default 0x40000 if CBFS_PRELOAD default 0x40000 if CBFS_PRELOAD
config RAMBASE
hex
default 0x10000000
config RO_REGION_ONLY config RO_REGION_ONLY
string string
depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A

View File

@ -111,7 +111,8 @@ SECTIONS
EARLY_RESERVED_DRAM_END(.) EARLY_RESERVED_DRAM_END(.)
RAMSTAGE(CONFIG_RAMBASE, 8M) /* Relocated at runtime in cbmem so the address does not matter. */
RAMSTAGE(64M, 8M)
} }
#if ENV_BOOTBLOCK #if ENV_BOOTBLOCK

View File

@ -207,10 +207,6 @@ config VERSTAGE_SIZE
Sets the size of DRAM allocation for verstage in linker script if Sets the size of DRAM allocation for verstage in linker script if
running as a separate stage on x86. running as a separate stage on x86.
config RAMBASE
hex
default 0x10000000
config ECAM_MMCONF_BASE_ADDRESS config ECAM_MMCONF_BASE_ADDRESS
default 0xF8000000 default 0xF8000000

View File

@ -222,10 +222,6 @@ config CBFS_CACHE_SIZE
hex hex
default 0x40000 if CBFS_PRELOAD default 0x40000 if CBFS_PRELOAD
config RAMBASE
hex
default 0x10000000
config RO_REGION_ONLY config RO_REGION_ONLY
string string
depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A