soc/intel/alderlake: Update CPU and IGD Device IDs
Updated CPU ID and IGD ID for Alder Lake as per EDS. TEST=Code compilation works and coreboot is able to boot and identify new device Ids. Change-Id: I2759a41a0db1eba5d159edfc89460992914fcc3c Signed-off-by: Maulik V Vaghela <maulik.v.vaghela@intel.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/54211 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Subrata Banik <subrata.banik@intel.com> Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
This commit is contained in:
parent
6e97ac76f3
commit
351f1e68c4
|
@ -3812,6 +3812,7 @@
|
|||
#define PCI_DEVICE_ID_INTEL_ADL_GT1_8 0x4618
|
||||
#define PCI_DEVICE_ID_INTEL_ADL_GT1_9 0x4619
|
||||
#define PCI_DEVICE_ID_INTEL_ADL_P_GT2 0x46a0
|
||||
#define PCI_DEVICE_ID_INTEL_ADL_P_GT2_1 0x46b0
|
||||
#define PCI_DEVICE_ID_INTEL_ADL_S_GT1 0x4680
|
||||
#define PCI_DEVICE_ID_INTEL_ADL_M_GT1 0x46c0
|
||||
|
||||
|
|
|
@ -23,6 +23,7 @@ static struct {
|
|||
const char *name;
|
||||
} cpu_table[] = {
|
||||
{ CPUID_ALDERLAKE_P_A0, "Alderlake-P A0" },
|
||||
{ CPUID_ALDERLAKE_P_B0, "Alderlake-P B0" },
|
||||
{ CPUID_ALDERLAKE_M_A0, "Alderlake-M A0" },
|
||||
};
|
||||
|
||||
|
@ -98,6 +99,7 @@ static struct {
|
|||
{ PCI_DEVICE_ID_INTEL_ADL_GT1_8, "Alderlake GT1" },
|
||||
{ PCI_DEVICE_ID_INTEL_ADL_GT1_9, "Alderlake GT1" },
|
||||
{ PCI_DEVICE_ID_INTEL_ADL_P_GT2, "Alderlake P GT2" },
|
||||
{ PCI_DEVICE_ID_INTEL_ADL_P_GT2_1, "Alderlake P GT2" },
|
||||
{ PCI_DEVICE_ID_INTEL_ADL_M_GT1, "Alderlake M GT1" },
|
||||
};
|
||||
|
||||
|
|
|
@ -68,6 +68,7 @@ static const struct cpu_device_id cpu_table[] = {
|
|||
{ X86_VENDOR_INTEL, CPUID_JASPERLAKE_A0 },
|
||||
{ X86_VENDOR_INTEL, CPUID_ALDERLAKE_S_A0 },
|
||||
{ X86_VENDOR_INTEL, CPUID_ALDERLAKE_P_A0 },
|
||||
{ X86_VENDOR_INTEL, CPUID_ALDERLAKE_P_B0 },
|
||||
{ X86_VENDOR_INTEL, CPUID_ALDERLAKE_M_A0 },
|
||||
{ 0, 0 },
|
||||
};
|
||||
|
|
|
@ -295,6 +295,7 @@ static const unsigned short pci_device_ids[] = {
|
|||
PCI_DEVICE_ID_INTEL_ADL_GT1_8,
|
||||
PCI_DEVICE_ID_INTEL_ADL_GT1_9,
|
||||
PCI_DEVICE_ID_INTEL_ADL_P_GT2,
|
||||
PCI_DEVICE_ID_INTEL_ADL_P_GT2_1,
|
||||
PCI_DEVICE_ID_INTEL_ADL_S_GT1,
|
||||
PCI_DEVICE_ID_INTEL_ADL_M_GT1,
|
||||
0,
|
||||
|
|
|
@ -46,6 +46,7 @@
|
|||
#define CPUID_ELKHARTLAKE_B0 0x90661
|
||||
#define CPUID_ALDERLAKE_S_A0 0x90670
|
||||
#define CPUID_ALDERLAKE_P_A0 0x906a0
|
||||
#define CPUID_ALDERLAKE_P_B0 0x906a2
|
||||
#define CPUID_ALDERLAKE_M_A0 0x906a1
|
||||
/*
|
||||
* MP Init callback function to Find CPU Topology. This function is common
|
||||
|
|
Loading…
Reference in New Issue