soc/intel/{icl,jsl,tgl}: Enable PlatformDebugConsent by Kconfig
This change is mainly to control PlatformDebugConsent FSP UPD. PlatformDebugConsent is enabled if SOC_INTEL_<SOC>LAKE_DEBUG_CONSENT != 0. PlatformDebugConsent in FspmUpd.h has the details. TEST=Able to connect ITP/DCI with target system. Change-Id: I39fe84025cb2bff186d61b2fcad531db52e2b440 Signed-off-by: Subrata Banik <subrata.banik@intel.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/39152 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: V Sowmya <v.sowmya@intel.com>
This commit is contained in:
parent
3db439eb1a
commit
56626cf5d8
|
@ -186,6 +186,22 @@ config FSP_FD_PATH
|
||||||
depends on FSP_USE_REPO
|
depends on FSP_USE_REPO
|
||||||
default "3rdparty/fsp/IceLakeFspBinPkg/Fsp.fd"
|
default "3rdparty/fsp/IceLakeFspBinPkg/Fsp.fd"
|
||||||
|
|
||||||
|
config SOC_INTEL_ICELAKE_DEBUG_CONSENT
|
||||||
|
int "Debug Consent for ICL"
|
||||||
|
# USB DBC is more common for developers so make this default to 3 if
|
||||||
|
# SOC_INTEL_DEBUG_CONSENT=y
|
||||||
|
default 3 if SOC_INTEL_DEBUG_CONSENT
|
||||||
|
default 0
|
||||||
|
help
|
||||||
|
This is to control debug interface on SOC.
|
||||||
|
Setting non-zero value will allow to use DBC or DCI to debug SOC.
|
||||||
|
PlatformDebugConsent in FspmUpd.h has the details.
|
||||||
|
|
||||||
|
Desired platform debug types are
|
||||||
|
0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
|
||||||
|
3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
|
||||||
|
6:Enable (2-wire DCI OOB), 7:Manual
|
||||||
|
|
||||||
config ENABLE_DISPLAY_OVER_EXT_PCIE_GFX
|
config ENABLE_DISPLAY_OVER_EXT_PCIE_GFX
|
||||||
bool "Enable display over external PCIE GFX card"
|
bool "Enable display over external PCIE GFX card"
|
||||||
select ALWAYS_LOAD_OPROM
|
select ALWAYS_LOAD_OPROM
|
||||||
|
|
|
@ -203,15 +203,6 @@ struct soc_intel_icelake_config {
|
||||||
|
|
||||||
uint8_t PmTimerDisabled;
|
uint8_t PmTimerDisabled;
|
||||||
|
|
||||||
/* Desired platform debug type. */
|
|
||||||
enum {
|
|
||||||
DebugConsent_Disabled,
|
|
||||||
DebugConsent_DCI_DBC,
|
|
||||||
DebugConsent_DCI,
|
|
||||||
DebugConsent_USB3_DBC,
|
|
||||||
DebugConsent_XDP, /* XDP/Mipi60 */
|
|
||||||
DebugConsent_USB2_DBC,
|
|
||||||
} DebugConsent;
|
|
||||||
/*
|
/*
|
||||||
* SerialIO device mode selection:
|
* SerialIO device mode selection:
|
||||||
* PchSerialIoDisabled,
|
* PchSerialIoDisabled,
|
||||||
|
|
|
@ -87,7 +87,7 @@ void platform_fsp_memory_init_params_cb(FSPM_UPD *mupd, uint32_t version)
|
||||||
/* Enable SMBus controller based on config */
|
/* Enable SMBus controller based on config */
|
||||||
m_cfg->SmbusEnable = config->SmbusEnable;
|
m_cfg->SmbusEnable = config->SmbusEnable;
|
||||||
/* Set debug probe type */
|
/* Set debug probe type */
|
||||||
m_cfg->PlatformDebugConsent = config->DebugConsent;
|
m_cfg->PlatformDebugConsent = CONFIG_SOC_INTEL_ICELAKE_DEBUG_CONSENT;
|
||||||
|
|
||||||
/* Vt-D config */
|
/* Vt-D config */
|
||||||
m_cfg->VtdDisable = 0;
|
m_cfg->VtdDisable = 0;
|
||||||
|
|
|
@ -212,4 +212,19 @@ config FSP_FD_PATH
|
||||||
default "3rdparty/fsp/JasperLakeFspBinPkg/Fsp.fd" if SOC_INTEL_JASPERLAKE
|
default "3rdparty/fsp/JasperLakeFspBinPkg/Fsp.fd" if SOC_INTEL_JASPERLAKE
|
||||||
default "3rdparty/fsp/TigerLakeFspBinPkg/Fsp.fd" if SOC_INTEL_TIGERLAKE
|
default "3rdparty/fsp/TigerLakeFspBinPkg/Fsp.fd" if SOC_INTEL_TIGERLAKE
|
||||||
|
|
||||||
|
config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
|
||||||
|
int "Debug Consent for TGL"
|
||||||
|
# USB DBC is more common for developers so make this default to 3 if
|
||||||
|
# SOC_INTEL_DEBUG_CONSENT=y
|
||||||
|
default 3 if SOC_INTEL_DEBUG_CONSENT
|
||||||
|
default 0
|
||||||
|
help
|
||||||
|
This is to control debug interface on SOC.
|
||||||
|
Setting non-zero value will allow to use DBC or DCI to debug SOC.
|
||||||
|
PlatformDebugConsent in FspmUpd.h has the details.
|
||||||
|
|
||||||
|
Desired platform debug type are
|
||||||
|
0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
|
||||||
|
3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
|
||||||
|
6:Enable (2-wire DCI OOB), 7:Manual
|
||||||
endif
|
endif
|
||||||
|
|
|
@ -169,17 +169,6 @@ struct soc_intel_tigerlake_config {
|
||||||
*/
|
*/
|
||||||
uint32_t PrmrrSize;
|
uint32_t PrmrrSize;
|
||||||
uint8_t PmTimerDisabled;
|
uint8_t PmTimerDisabled;
|
||||||
/* Desired platform debug type. */
|
|
||||||
enum {
|
|
||||||
DebugConsent_Disabled,
|
|
||||||
DebugConsent_DCI_DBC,
|
|
||||||
DebugConsent_DCI,
|
|
||||||
DebugConsent_USB3_DBC,
|
|
||||||
DebugConsent_XDP, /* XDP/Mipi60 */
|
|
||||||
DebugConsent_USB2_DBC,
|
|
||||||
DebugConsent_2WIRE_DCI,
|
|
||||||
DebugConsent_Manual,
|
|
||||||
} DebugConsent;
|
|
||||||
/*
|
/*
|
||||||
* SerialIO device mode selection:
|
* SerialIO device mode selection:
|
||||||
* PchSerialIoDisabled,
|
* PchSerialIoDisabled,
|
||||||
|
|
|
@ -80,7 +80,7 @@ static void soc_memory_init_params(FSP_M_CONFIG *m_cfg,
|
||||||
m_cfg->SmbusEnable = config->SmbusEnable;
|
m_cfg->SmbusEnable = config->SmbusEnable;
|
||||||
|
|
||||||
/* Set debug probe type */
|
/* Set debug probe type */
|
||||||
m_cfg->PlatformDebugConsent = config->DebugConsent;
|
m_cfg->PlatformDebugConsent = CONFIG_SOC_INTEL_TIGERLAKE_DEBUG_CONSENT;
|
||||||
|
|
||||||
/* VT-d config */
|
/* VT-d config */
|
||||||
m_cfg->VtdDisable = 0;
|
m_cfg->VtdDisable = 0;
|
||||||
|
|
|
@ -109,7 +109,7 @@ static void soc_memory_init_params(FSP_M_CONFIG *m_cfg,
|
||||||
/* Enable SMBus controller based on config */
|
/* Enable SMBus controller based on config */
|
||||||
m_cfg->SmbusEnable = config->SmbusEnable;
|
m_cfg->SmbusEnable = config->SmbusEnable;
|
||||||
/* Set debug probe type */
|
/* Set debug probe type */
|
||||||
m_cfg->PlatformDebugConsent = config->DebugConsent;
|
m_cfg->PlatformDebugConsent = CONFIG_SOC_INTEL_TIGERLAKE_DEBUG_CONSENT;
|
||||||
|
|
||||||
/* Audio: HDAUDIO_LINK_MODE I2S/SNDW */
|
/* Audio: HDAUDIO_LINK_MODE I2S/SNDW */
|
||||||
m_cfg->PchHdaDspEnable = config->PchHdaDspEnable;
|
m_cfg->PchHdaDspEnable = config->PchHdaDspEnable;
|
||||||
|
|
Loading…
Reference in New Issue