lippert/frontrunner-af: Fix PCI devices ASL
There was a duplicate PCI 0:14.4 device in ASL. Only keep one. There are no PCI devices 0:2.0 or 0:3.0 on fam14 northbridge for graphics. There are no PCIe root ports 0:9.0 or 0:a.0. Change-Id: Ifa8abb851f8ae4863b2c6d52224d287fd272048d Signed-off-by: Kyösti Mälkki <kyosti.malkki@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/59179 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Angel Pons <th3fanbus@gmail.com>
This commit is contained in:
parent
0d30ddde55
commit
6670c68934
|
@ -37,7 +37,6 @@
|
||||||
|
|
||||||
/* GPIO0 or GEvent8 event */
|
/* GPIO0 or GEvent8 event */
|
||||||
Method(_L18) {
|
Method(_L18) {
|
||||||
Notify(\_SB.PCI0.PBR2, 0x02) /* NOTIFY_DEVICE_WAKE */
|
|
||||||
Notify(\_SB.PCI0.PBR4, 0x02) /* NOTIFY_DEVICE_WAKE */
|
Notify(\_SB.PCI0.PBR4, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
Notify(\_SB.PCI0.PBR5, 0x02) /* NOTIFY_DEVICE_WAKE */
|
Notify(\_SB.PCI0.PBR5, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
Notify(\_SB.PCI0.PBR6, 0x02) /* NOTIFY_DEVICE_WAKE */
|
Notify(\_SB.PCI0.PBR6, 0x02) /* NOTIFY_DEVICE_WAKE */
|
||||||
|
|
|
@ -41,8 +41,6 @@ DefinitionBlock (
|
||||||
|
|
||||||
#include "acpi/routing.asl"
|
#include "acpi/routing.asl"
|
||||||
|
|
||||||
#include <southbridge/amd/cimx/sb800/acpi/pcie.asl>
|
|
||||||
|
|
||||||
/* Contains the supported sleep states for this chipset */
|
/* Contains the supported sleep states for this chipset */
|
||||||
#include <southbridge/amd/common/acpi/sleepstates.asl>
|
#include <southbridge/amd/common/acpi/sleepstates.asl>
|
||||||
|
|
||||||
|
@ -109,17 +107,7 @@ DefinitionBlock (
|
||||||
}
|
}
|
||||||
} /* end AGPB */
|
} /* end AGPB */
|
||||||
|
|
||||||
/* The external GFX bridge */
|
/* Dev 2 & 3 are external GFX bridges, not used in Family14 */
|
||||||
Device(PBR2) {
|
|
||||||
Name(_ADR, 0x00020000)
|
|
||||||
Name(_PRW, Package() {0x18, 4})
|
|
||||||
Method(_PRT,0) {
|
|
||||||
If(PICM){ Return(APS2) } /* APIC mode */
|
|
||||||
Return (PS2) /* PIC Mode */
|
|
||||||
} /* end _PRT */
|
|
||||||
} /* end PBR2 */
|
|
||||||
|
|
||||||
/* Dev3 is also an external GFX bridge, not used in Herring */
|
|
||||||
|
|
||||||
Device(PBR4) {
|
Device(PBR4) {
|
||||||
Name(_ADR, 0x00040000)
|
Name(_ADR, 0x00040000)
|
||||||
|
@ -158,25 +146,6 @@ DefinitionBlock (
|
||||||
} /* end _PRT */
|
} /* end _PRT */
|
||||||
} /* end PBR7 */
|
} /* end PBR7 */
|
||||||
|
|
||||||
/* GPP */
|
|
||||||
Device(PBR9) {
|
|
||||||
Name(_ADR, 0x00090000)
|
|
||||||
Name(_PRW, Package() {0x18, 4})
|
|
||||||
Method(_PRT,0) {
|
|
||||||
If(PICM){ Return(APS9) } /* APIC mode */
|
|
||||||
Return (PS9) /* PIC Mode */
|
|
||||||
} /* end _PRT */
|
|
||||||
} /* end PBR9 */
|
|
||||||
|
|
||||||
Device(PBRa) {
|
|
||||||
Name(_ADR, 0x000A0000)
|
|
||||||
Name(_PRW, Package() {0x18, 4})
|
|
||||||
Method(_PRT,0) {
|
|
||||||
If(PICM){ Return(APSA) } /* APIC mode */
|
|
||||||
Return (PSA) /* PIC Mode */
|
|
||||||
} /* end _PRT */
|
|
||||||
} /* end PBRa */
|
|
||||||
|
|
||||||
Device(PE20) {
|
Device(PE20) {
|
||||||
Name(_ADR, 0x00150000)
|
Name(_ADR, 0x00150000)
|
||||||
Name(_PRW, Package() {0x18, 4})
|
Name(_PRW, Package() {0x18, 4})
|
||||||
|
@ -210,17 +179,11 @@ DefinitionBlock (
|
||||||
} /* end _PRT */
|
} /* end _PRT */
|
||||||
} /* end PE23 */
|
} /* end PE23 */
|
||||||
|
|
||||||
/* PCI slot 1, 2, 3 */
|
|
||||||
Device(PIBR) {
|
|
||||||
Name(_ADR, 0x00140004)
|
|
||||||
Name(_PRW, Package() {0x18, 4})
|
|
||||||
|
|
||||||
Method(_PRT, 0) {
|
|
||||||
Return (PCIB)
|
|
||||||
}
|
|
||||||
}
|
|
||||||
|
|
||||||
/* Describe the Southbridge devices */
|
/* Describe the Southbridge devices */
|
||||||
|
|
||||||
|
#include <southbridge/amd/cimx/sb800/acpi/pcie.asl>
|
||||||
|
|
||||||
Device(STCR) {
|
Device(STCR) {
|
||||||
Name(_ADR, 0x00110000)
|
Name(_ADR, 0x00110000)
|
||||||
#include "acpi/sata.asl"
|
#include "acpi/sata.asl"
|
||||||
|
@ -351,8 +314,14 @@ DefinitionBlock (
|
||||||
#include "acpi/superio.asl"
|
#include "acpi/superio.asl"
|
||||||
} /* end LIBR */
|
} /* end LIBR */
|
||||||
|
|
||||||
Device(HPBR) {
|
/* PCI bridge */
|
||||||
|
Device(PIBR) {
|
||||||
Name(_ADR, 0x00140004)
|
Name(_ADR, 0x00140004)
|
||||||
|
Name(_PRW, Package() {0x18, 4})
|
||||||
|
|
||||||
|
Method(_PRT, 0) {
|
||||||
|
Return (PCIB)
|
||||||
|
}
|
||||||
} /* end HostPciBr */
|
} /* end HostPciBr */
|
||||||
|
|
||||||
Device(ACAD) {
|
Device(ACAD) {
|
||||||
|
|
Loading…
Reference in New Issue