src/soc: Fix typo

Change-Id: I8053d0f0863aa4d93692487f1ca802195c2d475f
Signed-off-by: Elyes HAOUAS <ehaouas@noos.fr>
Reviewed-on: https://review.coreboot.org/27908
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Martin Roth <martinroth@google.com>
This commit is contained in:
Elyes HAOUAS 2018-08-07 12:14:33 +02:00 committed by Martin Roth
parent 6de6571f1c
commit 809aeeed98
8 changed files with 8 additions and 8 deletions

View File

@ -156,7 +156,7 @@ struct soc_intel_cannonlake_config {
/* PCIe Root Ports */ /* PCIe Root Ports */
uint8_t PcieRpEnable[CONFIG_MAX_ROOT_PORTS]; uint8_t PcieRpEnable[CONFIG_MAX_ROOT_PORTS];
/* PCIe ouput clocks type to Pcie devices. /* PCIe output clocks type to Pcie devices.
* 0-23: PCH rootport, 0x70: LAN, 0x80: unspecified but in use, * 0-23: PCH rootport, 0x70: LAN, 0x80: unspecified but in use,
* 0xFF: not used */ * 0xFF: not used */
uint8_t PcieClkSrcUsage[CONFIG_MAX_ROOT_PORTS]; uint8_t PcieClkSrcUsage[CONFIG_MAX_ROOT_PORTS];

View File

@ -116,7 +116,7 @@ struct soc_intel_skylake_config {
/* Estimated maximum platform power in Watts */ /* Estimated maximum platform power in Watts */
u16 psys_pmax; u16 psys_pmax;
/* Wether to ignore VT-d support of the SKU */ /* Whether to ignore VT-d support of the SKU */
int ignore_vtd; int ignore_vtd;
/* /*

View File

@ -88,7 +88,7 @@ struct soc_nvidia_tegra124_config {
int pixel_clock; int pixel_clock;
/* The minimum link configuraton settings */ /* The minimum link configuration settings */
u32 lane_count; u32 lane_count;
u32 enhanced_framing; u32 enhanced_framing;
u32 link_bw; u32 link_bw;

View File

@ -23,7 +23,7 @@
#include <stdlib.h> #include <stdlib.h>
/* /*
* This function reads SDRAM parameters (and a few CLK_RST regsiter values) from * This function reads SDRAM parameters (and a few CLK_RST register values) from
* the common BCT format and writes them into PMC scratch registers (where the * the common BCT format and writes them into PMC scratch registers (where the
* BootROM expects them on LP0 resume). Since those store the same values in a * BootROM expects them on LP0 resume). Since those store the same values in a
* different format, we follow a "translation table" taken from Nvidia's U-Boot * different format, we follow a "translation table" taken from Nvidia's U-Boot

View File

@ -76,7 +76,7 @@ struct soc_nvidia_tegra210_config {
int hpd_plug_min_us; int hpd_plug_min_us;
int hpd_irq_min_us; int hpd_irq_min_us;
/* The minimum link configuraton settings */ /* The minimum link configuration settings */
u32 lane_count; u32 lane_count;
u32 enhanced_framing; u32 enhanced_framing;
u32 link_bw; u32 link_bw;

View File

@ -329,7 +329,7 @@ void uart_init(int idx)
GSBI_PROTOCOL_CODE_I2C_UART << GSBI_CTRL_REG_PROTOCOL_CODE_S); GSBI_PROTOCOL_CODE_I2C_UART << GSBI_CTRL_REG_PROTOCOL_CODE_S);
write32(MSM_BOOT_UART_DM_CSR(dm_base), UART_DM_CLK_RX_TX_BIT_RATE); write32(MSM_BOOT_UART_DM_CSR(dm_base), UART_DM_CLK_RX_TX_BIT_RATE);
/* Intialize UART_DM */ /* Initialize UART_DM */
msm_boot_uart_dm_init(dm_base); msm_boot_uart_dm_init(dm_base);
} }

View File

@ -469,7 +469,7 @@ void rkclk_configure_i2s(unsigned int hz)
/* i2s source clock: gpll /* i2s source clock: gpll
i2s0_outclk_sel: clk_i2s i2s0_outclk_sel: clk_i2s
i2s0_clk_sel: divider ouput from fraction i2s0_clk_sel: divider output from fraction
i2s0_pll_div_con: 0*/ i2s0_pll_div_con: 0*/
write32(&cru_ptr->cru_clksel_con[4], write32(&cru_ptr->cru_clksel_con[4],
RK_CLRSETBITS(1 << 15 | 1 << 12 | 3 << 8 | 0x7f << 0, RK_CLRSETBITS(1 << 15 | 1 << 12 | 3 << 8 | 0x7f << 0,

View File

@ -804,7 +804,7 @@ void rkclk_configure_i2s(unsigned int hz)
int v; int v;
/** /**
* clk_i2s0_sel: divider ouput from fraction * clk_i2s0_sel: divider output from fraction
* clk_i2s0_pll_sel source clock: cpll * clk_i2s0_pll_sel source clock: cpll
* clk_i2s0_div_con: 1 (div+1) * clk_i2s0_div_con: 1 (div+1)
*/ */