soc/amd/picasso: factor out write_resume_eip to common code
Change-Id: I24454aa9e2ccc98b2aceb6b189e072e6e50b8b30 Signed-off-by: Felix Held <felix-coreboot@felixheld.de> Reviewed-on: https://review.coreboot.org/c/coreboot/+/48516 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Marshall Dawson <marshalldawson3rd@gmail.com>
This commit is contained in:
parent
d3e977112a
commit
8485637287
|
@ -1,5 +1,6 @@
|
|||
ifeq ($(CONFIG_SOC_AMD_COMMON_BLOCK_NONCAR),y)
|
||||
|
||||
bootblock-y += pre_c.S
|
||||
bootblock-y += write_resume_eip.c
|
||||
|
||||
endif # CONFIG_SOC_AMD_COMMON_BLOCK_NONCAR
|
||||
|
|
|
@ -0,0 +1,27 @@
|
|||
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||
|
||||
#include <acpi/acpi.h>
|
||||
#include <arch/cpu.h>
|
||||
#include <amdblocks/cpu.h>
|
||||
#include <cpu/amd/msr.h>
|
||||
#include <cpu/x86/msr.h>
|
||||
#include <stdint.h>
|
||||
|
||||
asmlinkage void bootblock_resume_entry(void);
|
||||
|
||||
void write_resume_eip(void)
|
||||
{
|
||||
msr_t s3_resume_entry = {
|
||||
.hi = (uint64_t)(uintptr_t)bootblock_resume_entry >> 32,
|
||||
.lo = (uintptr_t)bootblock_resume_entry & 0xffffffff,
|
||||
};
|
||||
|
||||
/*
|
||||
* Writing to the EIP register can only be done once, otherwise a fault is triggered.
|
||||
* When this register is written, it will trigger the microcode to stash the CPU state
|
||||
* (crX , mtrrs, registers, etc) into the CC6 save area. On resume, the state will be
|
||||
* restored and execution will continue at the EIP.
|
||||
*/
|
||||
if (!acpi_is_wakeup_s3())
|
||||
wrmsr(S3_RESUME_EIP_MSR, s3_resume_entry);
|
||||
}
|
|
@ -0,0 +1,8 @@
|
|||
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||
|
||||
#ifndef AMD_BLOCK_CPU_H
|
||||
#define AMD_BLOCK_CPU_H
|
||||
|
||||
void write_resume_eip(void);
|
||||
|
||||
#endif /* AMD_BLOCK_CPU_H */
|
|
@ -2,12 +2,12 @@
|
|||
|
||||
#include <stdint.h>
|
||||
#include <symbols.h>
|
||||
#include <amdblocks/cpu.h>
|
||||
#include <amdblocks/reset.h>
|
||||
#include <bootblock_common.h>
|
||||
#include <console/console.h>
|
||||
#include <cpu/x86/cache.h>
|
||||
#include <cpu/x86/msr.h>
|
||||
#include <cpu/amd/msr.h>
|
||||
#include <cpu/x86/mtrr.h>
|
||||
#include <cpu/amd/mtrr.h>
|
||||
#include <cpu/x86/tsc.h>
|
||||
|
@ -16,9 +16,6 @@
|
|||
#include <soc/southbridge.h>
|
||||
#include <soc/i2c.h>
|
||||
#include <amdblocks/amd_pci_mmconf.h>
|
||||
#include <acpi/acpi.h>
|
||||
|
||||
asmlinkage void bootblock_resume_entry(void);
|
||||
|
||||
/* PSP performs the memory training and setting up DRAM map prior to x86 cores
|
||||
being released. Honor TOP_MEM and set up caching from 0 til TOP_MEM. Likewise,
|
||||
|
@ -91,23 +88,6 @@ static void set_caching(void)
|
|||
enable_cache();
|
||||
}
|
||||
|
||||
static void write_resume_eip(void)
|
||||
{
|
||||
msr_t s3_resume_entry = {
|
||||
.hi = (uint64_t)(uintptr_t)bootblock_resume_entry >> 32,
|
||||
.lo = (uintptr_t)bootblock_resume_entry & 0xffffffff,
|
||||
};
|
||||
|
||||
/*
|
||||
* Writing to the EIP register can only be done once, otherwise a fault is triggered.
|
||||
* When this register is written, it will trigger the microcode to stash the CPU state
|
||||
* (crX , mtrrs, registers, etc) into the CC6 save area. On resume, the state will be
|
||||
* restored and execution will continue at the EIP.
|
||||
*/
|
||||
if (!acpi_is_wakeup_s3())
|
||||
wrmsr(S3_RESUME_EIP_MSR, s3_resume_entry);
|
||||
}
|
||||
|
||||
asmlinkage void bootblock_c_entry(uint64_t base_timestamp)
|
||||
{
|
||||
set_caching();
|
||||
|
|
Loading…
Reference in New Issue