haswell: Move some MRC settings to devicetree
There's no generic way to tell whether a mainboard has an EC or not. Making Kconfig symbols for these options seems overkill, too. So, just put them on the devicetree. Also, drop unnecessary assignments when the board's current value is zero, as the struct defaults to zero already. Change-Id: If2ebac5fcab278c97dfaf8adc9d1e125888acafe Signed-off-by: Angel Pons <th3fanbus@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/43129 Reviewed-by: Nico Huber <nico.h@gmx.de> Reviewed-by: Tristan Corrick <tristan@corrick.kiwi> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
This commit is contained in:
parent
39a6093d79
commit
8aab7876d1
|
@ -27,8 +27,6 @@ void mb_get_spd_map(uint8_t spd_map[4])
|
||||||
|
|
||||||
void mainboard_fill_pei_data(struct pei_data *pei_data)
|
void mainboard_fill_pei_data(struct pei_data *pei_data)
|
||||||
{
|
{
|
||||||
pei_data->ec_present = 0;
|
|
||||||
|
|
||||||
struct usb2_port_setting usb2_ports[MAX_USB2_PORTS] = {
|
struct usb2_port_setting usb2_ports[MAX_USB2_PORTS] = {
|
||||||
/* Length, Enable, OCn#, Location */
|
/* Length, Enable, OCn#, Location */
|
||||||
{ 0x0040, 1, 0, USB_PORT_BACK_PANEL },
|
{ 0x0040, 1, 0, USB_PORT_BACK_PANEL },
|
||||||
|
|
|
@ -25,8 +25,6 @@ void mb_get_spd_map(uint8_t spd_map[4])
|
||||||
|
|
||||||
void mainboard_fill_pei_data(struct pei_data *pei_data)
|
void mainboard_fill_pei_data(struct pei_data *pei_data)
|
||||||
{
|
{
|
||||||
pei_data->ec_present = 0;
|
|
||||||
|
|
||||||
struct usb2_port_setting usb2_ports[MAX_USB2_PORTS] = {
|
struct usb2_port_setting usb2_ports[MAX_USB2_PORTS] = {
|
||||||
/* Length, Enable, OCn#, Location */
|
/* Length, Enable, OCn#, Location */
|
||||||
{ 0x0040, 1, 0, USB_PORT_BACK_PANEL },
|
{ 0x0040, 1, 0, USB_PORT_BACK_PANEL },
|
||||||
|
|
|
@ -9,6 +9,10 @@ chip northbridge/intel/haswell
|
||||||
# Enable HDMI Hotplug with 6ms pulse
|
# Enable HDMI Hotplug with 6ms pulse
|
||||||
register "gpu_dp_b_hotplug" = "0x06"
|
register "gpu_dp_b_hotplug" = "0x06"
|
||||||
|
|
||||||
|
register "dq_pins_interleaved" = "true"
|
||||||
|
|
||||||
|
register "usb_xhci_on_resume" = "true"
|
||||||
|
|
||||||
device cpu_cluster 0 on
|
device cpu_cluster 0 on
|
||||||
chip cpu/intel/haswell
|
chip cpu/intel/haswell
|
||||||
device lapic 0 on end
|
device lapic 0 on end
|
||||||
|
|
|
@ -48,10 +48,6 @@ void mb_get_spd_map(uint8_t spd_map[4])
|
||||||
|
|
||||||
void mainboard_fill_pei_data(struct pei_data *pei_data)
|
void mainboard_fill_pei_data(struct pei_data *pei_data)
|
||||||
{
|
{
|
||||||
pei_data->ec_present = 0;
|
|
||||||
pei_data->dq_pins_interleaved = 1;
|
|
||||||
pei_data->usb_xhci_on_resume = 1;
|
|
||||||
|
|
||||||
struct usb2_port_setting usb2_ports[MAX_USB2_PORTS] = {
|
struct usb2_port_setting usb2_ports[MAX_USB2_PORTS] = {
|
||||||
/* Length, Enable, OCn#, Location */
|
/* Length, Enable, OCn#, Location */
|
||||||
{ 0x0064, 1, 0, /* P0: VP8 */
|
{ 0x0064, 1, 0, /* P0: VP8 */
|
||||||
|
|
|
@ -14,6 +14,10 @@ chip northbridge/intel/haswell
|
||||||
# Set backlight PWM value for eDP
|
# Set backlight PWM value for eDP
|
||||||
register "gpu_pch_backlight_pwm_hz" = "200"
|
register "gpu_pch_backlight_pwm_hz" = "200"
|
||||||
|
|
||||||
|
register "ec_present" = "true"
|
||||||
|
|
||||||
|
register "usb_xhci_on_resume" = "true"
|
||||||
|
|
||||||
device cpu_cluster 0 on
|
device cpu_cluster 0 on
|
||||||
chip cpu/intel/haswell
|
chip cpu/intel/haswell
|
||||||
device lapic 0 on end
|
device lapic 0 on end
|
||||||
|
|
|
@ -49,8 +49,5 @@ void mb_get_spd_map(uint8_t spd_map[4])
|
||||||
|
|
||||||
void mainboard_fill_pei_data(struct pei_data *pei_data)
|
void mainboard_fill_pei_data(struct pei_data *pei_data)
|
||||||
{
|
{
|
||||||
pei_data->ec_present = 1;
|
|
||||||
pei_data->usb_xhci_on_resume = 1;
|
|
||||||
|
|
||||||
variant_romstage_entry(pei_data);
|
variant_romstage_entry(pei_data);
|
||||||
}
|
}
|
||||||
|
|
|
@ -51,8 +51,6 @@ void mb_get_spd_map(uint8_t spd_map[4])
|
||||||
|
|
||||||
void mainboard_fill_pei_data(struct pei_data *pei_data)
|
void mainboard_fill_pei_data(struct pei_data *pei_data)
|
||||||
{
|
{
|
||||||
pei_data->ec_present = 0;
|
|
||||||
|
|
||||||
struct usb2_port_setting usb2_ports[MAX_USB2_PORTS] = {
|
struct usb2_port_setting usb2_ports[MAX_USB2_PORTS] = {
|
||||||
/* Length, Enable, OCn#, Location */
|
/* Length, Enable, OCn#, Location */
|
||||||
{ 0x0040, 1, 0, /* P0: Back USB3 port (OC0) */
|
{ 0x0040, 1, 0, /* P0: Back USB3 port (OC0) */
|
||||||
|
|
|
@ -11,6 +11,7 @@ chip northbridge/intel/haswell
|
||||||
register "gpu_panel_power_down_delay" = "500"
|
register "gpu_panel_power_down_delay" = "500"
|
||||||
register "gpu_panel_power_up_delay" = "2000"
|
register "gpu_panel_power_up_delay" = "2000"
|
||||||
register "gpu_pch_backlight_pwm_hz" = "220"
|
register "gpu_pch_backlight_pwm_hz" = "220"
|
||||||
|
register "ec_present" = "true"
|
||||||
device cpu_cluster 0x0 on
|
device cpu_cluster 0x0 on
|
||||||
chip cpu/intel/haswell
|
chip cpu/intel/haswell
|
||||||
register "c1_acpower" = "1"
|
register "c1_acpower" = "1"
|
||||||
|
|
|
@ -48,8 +48,6 @@ void mb_get_spd_map(uint8_t spd_map[4])
|
||||||
|
|
||||||
void mainboard_fill_pei_data(struct pei_data *pei_data)
|
void mainboard_fill_pei_data(struct pei_data *pei_data)
|
||||||
{
|
{
|
||||||
pei_data->ec_present = 1;
|
|
||||||
|
|
||||||
struct usb2_port_setting usb2_ports[MAX_USB2_PORTS] = {
|
struct usb2_port_setting usb2_ports[MAX_USB2_PORTS] = {
|
||||||
/* Length, Enable, OCn#, Location */
|
/* Length, Enable, OCn#, Location */
|
||||||
{ 0x0040, 1, 0, USB_PORT_BACK_PANEL }, /* USB3 */
|
{ 0x0040, 1, 0, USB_PORT_BACK_PANEL }, /* USB3 */
|
||||||
|
|
|
@ -27,8 +27,6 @@ void mb_get_spd_map(uint8_t spd_map[4])
|
||||||
|
|
||||||
void mainboard_fill_pei_data(struct pei_data *pei_data)
|
void mainboard_fill_pei_data(struct pei_data *pei_data)
|
||||||
{
|
{
|
||||||
pei_data->ec_present = 0;
|
|
||||||
|
|
||||||
struct usb2_port_setting usb2_ports[MAX_USB2_PORTS] = {
|
struct usb2_port_setting usb2_ports[MAX_USB2_PORTS] = {
|
||||||
/* Length, Enable, OCn#, Location */
|
/* Length, Enable, OCn#, Location */
|
||||||
{ 0x0040, 1, 0, USB_PORT_INTERNAL },
|
{ 0x0040, 1, 0, USB_PORT_INTERNAL },
|
||||||
|
|
|
@ -32,6 +32,12 @@ struct northbridge_intel_haswell_config {
|
||||||
|
|
||||||
bool gpu_ddi_e_connected;
|
bool gpu_ddi_e_connected;
|
||||||
|
|
||||||
|
bool ec_present;
|
||||||
|
|
||||||
|
bool dq_pins_interleaved;
|
||||||
|
|
||||||
|
bool usb_xhci_on_resume;
|
||||||
|
|
||||||
struct i915_gpu_controller_info gfx;
|
struct i915_gpu_controller_info gfx;
|
||||||
};
|
};
|
||||||
|
|
||||||
|
|
|
@ -10,6 +10,7 @@
|
||||||
#include <commonlib/helpers.h>
|
#include <commonlib/helpers.h>
|
||||||
#include <romstage_handoff.h>
|
#include <romstage_handoff.h>
|
||||||
#include <cpu/intel/haswell/haswell.h>
|
#include <cpu/intel/haswell/haswell.h>
|
||||||
|
#include <northbridge/intel/haswell/chip.h>
|
||||||
#include <northbridge/intel/haswell/haswell.h>
|
#include <northbridge/intel/haswell/haswell.h>
|
||||||
#include <northbridge/intel/haswell/raminit.h>
|
#include <northbridge/intel/haswell/raminit.h>
|
||||||
#include <southbridge/intel/lynxpoint/pch.h>
|
#include <southbridge/intel/lynxpoint/pch.h>
|
||||||
|
@ -40,6 +41,8 @@ void mainboard_romstage_entry(void)
|
||||||
{
|
{
|
||||||
const struct device *gbe = pcidev_on_root(0x19, 0);
|
const struct device *gbe = pcidev_on_root(0x19, 0);
|
||||||
|
|
||||||
|
const struct northbridge_intel_haswell_config *cfg = config_of_soc();
|
||||||
|
|
||||||
int wake_from_s3;
|
int wake_from_s3;
|
||||||
|
|
||||||
struct pei_data pei_data = {
|
struct pei_data pei_data = {
|
||||||
|
@ -56,9 +59,12 @@ void mainboard_romstage_entry(void)
|
||||||
.temp_mmio_base = 0xfed08000,
|
.temp_mmio_base = 0xfed08000,
|
||||||
.system_type = get_pch_platform_type(),
|
.system_type = get_pch_platform_type(),
|
||||||
.tseg_size = CONFIG_SMM_TSEG_SIZE,
|
.tseg_size = CONFIG_SMM_TSEG_SIZE,
|
||||||
|
.ec_present = cfg->ec_present,
|
||||||
.gbe_enable = gbe && gbe->enabled,
|
.gbe_enable = gbe && gbe->enabled,
|
||||||
.ddr_refresh_2x = CONFIG(ENABLE_DDR_2X_REFRESH),
|
.ddr_refresh_2x = CONFIG(ENABLE_DDR_2X_REFRESH),
|
||||||
|
.dq_pins_interleaved = cfg->dq_pins_interleaved,
|
||||||
.max_ddr3_freq = 1600,
|
.max_ddr3_freq = 1600,
|
||||||
|
.usb_xhci_on_resume = cfg->usb_xhci_on_resume,
|
||||||
};
|
};
|
||||||
|
|
||||||
mainboard_fill_pei_data(&pei_data);
|
mainboard_fill_pei_data(&pei_data);
|
||||||
|
|
Loading…
Reference in New Issue