google/purin: add DMA coherent region
BUG=none BRANCH=broadcom-firmware TEST=boot to depthcharge Change-Id: Id10437c12e219e07121395abd442d53b3b56c7be Signed-off-by: Patrick Georgi <pgeorgi@chromium.org> Original-Commit-Id: f33e9218ca8df1d149761c09253c30837b607433 Original-Signed-off-by: Daisuke Nojiri <dnojiri@chromium.org> Original-Reviewed-on: https://chrome-internal-review.googlesource.com/204757 Original-Reviewed-by: Julius Werner <jwerner@chromium.org> Original-Commit-Queue: Daisuke Nojiri <dnojiri@google.com> Original-Tested-by: Daisuke Nojiri <dnojiri@google.com> Original-Change-Id: I93def9c326cc8b4fea69078987bddf09d9f2a797 Original-Reviewed-on: https://chromium-review.googlesource.com/256417 Reviewed-on: http://review.coreboot.org/9854 Tested-by: build bot (Jenkins) Reviewed-by: Stefan Reinauer <stefan.reinauer@coreboot.org>
This commit is contained in:
parent
d5f551a82a
commit
99d39565da
|
@ -45,16 +45,12 @@ config MAINBOARD_VENDOR
|
||||||
string
|
string
|
||||||
default "Google"
|
default "Google"
|
||||||
|
|
||||||
config VBOOT_RAMSTAGE_INDEX
|
|
||||||
hex
|
|
||||||
default 0x3
|
|
||||||
|
|
||||||
config BOOT_MEDIA_SPI_BUS
|
config BOOT_MEDIA_SPI_BUS
|
||||||
int
|
int
|
||||||
default 0
|
default 0
|
||||||
|
|
||||||
config DRAM_SIZE_MB
|
config DRAM_SIZE_MB
|
||||||
int
|
int
|
||||||
default 1024
|
default 256
|
||||||
|
|
||||||
endif # BOARD_GOOGLE_PURIN
|
endif # BOARD_GOOGLE_PURIN
|
||||||
|
|
|
@ -19,6 +19,7 @@
|
||||||
|
|
||||||
#include <device/device.h>
|
#include <device/device.h>
|
||||||
#include <boot/coreboot_tables.h>
|
#include <boot/coreboot_tables.h>
|
||||||
|
#include <symbols.h>
|
||||||
|
|
||||||
static void mainboard_init(device_t dev)
|
static void mainboard_init(device_t dev)
|
||||||
{
|
{
|
||||||
|
@ -35,4 +36,11 @@ struct chip_operations mainboard_ops = {
|
||||||
|
|
||||||
void lb_board(struct lb_header *header)
|
void lb_board(struct lb_header *header)
|
||||||
{
|
{
|
||||||
|
struct lb_range *dma;
|
||||||
|
|
||||||
|
dma = (struct lb_range *)lb_new_record(header);
|
||||||
|
dma->tag = LB_TAB_DMA;
|
||||||
|
dma->size = sizeof(*dma);
|
||||||
|
dma->range_start = (uintptr_t)_dma_coherent;
|
||||||
|
dma->range_size = _dma_coherent_size;
|
||||||
}
|
}
|
||||||
|
|
|
@ -47,6 +47,8 @@ romstage-y += timer.c
|
||||||
|
|
||||||
ramstage-y += cbmem.c
|
ramstage-y += cbmem.c
|
||||||
ramstage-y += i2c.c
|
ramstage-y += i2c.c
|
||||||
|
ramstage-y += sdram.c
|
||||||
|
ramstage-y += soc.c
|
||||||
ramstage-y += timer.c
|
ramstage-y += timer.c
|
||||||
ramstage-$(CONFIG_SPI_FLASH) += spi.c
|
ramstage-$(CONFIG_SPI_FLASH) += spi.c
|
||||||
ramstage-$(CONFIG_DRIVERS_UART) += ns16550.c
|
ramstage-$(CONFIG_DRIVERS_UART) += ns16550.c
|
||||||
|
|
|
@ -42,4 +42,5 @@ SECTIONS
|
||||||
DRAM_START(0x60000000)
|
DRAM_START(0x60000000)
|
||||||
RAMSTAGE(0x60000000, 128K)
|
RAMSTAGE(0x60000000, 128K)
|
||||||
POSTRAM_CBFS_CACHE(0x60100000, 1M)
|
POSTRAM_CBFS_CACHE(0x60100000, 1M)
|
||||||
|
DMA_COHERENT(0x60200000, 2M)
|
||||||
}
|
}
|
||||||
|
|
|
@ -20,7 +20,10 @@
|
||||||
#ifndef __SOC_BROADCOM_CYGNUS_SDRAM_H__
|
#ifndef __SOC_BROADCOM_CYGNUS_SDRAM_H__
|
||||||
#define __SOC_BROADCOM_CYGNUS_SDRAM_H__
|
#define __SOC_BROADCOM_CYGNUS_SDRAM_H__
|
||||||
|
|
||||||
|
#include <stdint.h>
|
||||||
|
|
||||||
void ddr_init2(void);
|
void ddr_init2(void);
|
||||||
void sdram_init(void);
|
void sdram_init(void);
|
||||||
|
uint32_t sdram_size_mb(void);
|
||||||
|
|
||||||
#endif /* __SOC_BROADCOM_CYGNUS_SDRAM_H__ */
|
#endif /* __SOC_BROADCOM_CYGNUS_SDRAM_H__ */
|
||||||
|
|
|
@ -55,9 +55,11 @@ void main(void)
|
||||||
after_dram_time = timestamp_get();
|
after_dram_time = timestamp_get();
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
mmu_init();
|
/* Now that DRAM is up, add mappings for it and DMA coherency buffer. */
|
||||||
mmu_config_range(0, 4096, DCACHE_OFF);
|
mmu_config_range((uintptr_t)_dram/MiB,
|
||||||
dcache_mmu_enable();
|
sdram_size_mb(), DCACHE_WRITEBACK);
|
||||||
|
mmu_config_range((uintptr_t)_dma_coherent/MiB,
|
||||||
|
_dma_coherent_size/MiB, DCACHE_OFF);
|
||||||
|
|
||||||
cbmem_initialize_empty();
|
cbmem_initialize_empty();
|
||||||
|
|
||||||
|
|
|
@ -60,3 +60,8 @@ void sdram_init(void)
|
||||||
|
|
||||||
test_ddr();
|
test_ddr();
|
||||||
}
|
}
|
||||||
|
|
||||||
|
uint32_t sdram_size_mb(void)
|
||||||
|
{
|
||||||
|
return CONFIG_DRAM_SIZE_MB;
|
||||||
|
}
|
||||||
|
|
|
@ -0,0 +1,51 @@
|
||||||
|
/*
|
||||||
|
* This file is part of the coreboot project.
|
||||||
|
*
|
||||||
|
* Copyright 2015 Google Inc.
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; version 2 of the License.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <device/device.h>
|
||||||
|
#include <soc/sdram.h>
|
||||||
|
#include <stddef.h>
|
||||||
|
#include <stdlib.h>
|
||||||
|
#include <symbols.h>
|
||||||
|
|
||||||
|
static void soc_init(device_t dev)
|
||||||
|
{
|
||||||
|
ram_resource(dev, 0, (uintptr_t)_dram/KiB, sdram_size_mb()*(MiB/KiB));
|
||||||
|
}
|
||||||
|
|
||||||
|
static void soc_noop(device_t dev)
|
||||||
|
{
|
||||||
|
}
|
||||||
|
|
||||||
|
static struct device_operations soc_ops = {
|
||||||
|
.read_resources = soc_noop,
|
||||||
|
.set_resources = soc_noop,
|
||||||
|
.enable_resources = soc_noop,
|
||||||
|
.init = soc_init,
|
||||||
|
.scan_bus = 0,
|
||||||
|
};
|
||||||
|
|
||||||
|
static void enable_cygnus_dev(device_t dev)
|
||||||
|
{
|
||||||
|
dev->ops = &soc_ops;
|
||||||
|
}
|
||||||
|
|
||||||
|
struct chip_operations soc_broadcom_cygnus_ops = {
|
||||||
|
CHIP_NAME("SOC Broadcom Cygnus")
|
||||||
|
.enable_dev = enable_cygnus_dev,
|
||||||
|
};
|
Loading…
Reference in New Issue