sb/intel/lynxpoint: Use common final SPI OPs setup
Change-Id: I12e238b3a33c909103986822bd7398e1c3bac676 Signed-off-by: Arthur Heymans <arthur@aheymans.xyz> Reviewed-on: https://review.coreboot.org/c/coreboot/+/33039 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Nico Huber <nico.h@gmx.de>
This commit is contained in:
parent
aadd1d0eaf
commit
a3121b0b2f
|
@ -36,6 +36,7 @@
|
||||||
#include <drivers/intel/gma/i915.h>
|
#include <drivers/intel/gma/i915.h>
|
||||||
#include <southbridge/intel/common/acpi_pirq_gen.h>
|
#include <southbridge/intel/common/acpi_pirq_gen.h>
|
||||||
#include <southbridge/intel/common/rtc.h>
|
#include <southbridge/intel/common/rtc.h>
|
||||||
|
#include <southbridge/intel/common/spi.h>
|
||||||
|
|
||||||
#define NMI_OFF 0
|
#define NMI_OFF 0
|
||||||
|
|
||||||
|
@ -960,10 +961,7 @@ static unsigned long southbridge_write_acpi_tables(struct device *device,
|
||||||
|
|
||||||
static void lpc_final(struct device *dev)
|
static void lpc_final(struct device *dev)
|
||||||
{
|
{
|
||||||
RCBA16(0x3894) = SPI_OPPREFIX;
|
spi_finalize_ops();
|
||||||
RCBA16(0x3896) = SPI_OPTYPE;
|
|
||||||
RCBA32(0x3898) = SPI_OPMENU_LOWER;
|
|
||||||
RCBA32(0x389c) = SPI_OPMENU_UPPER;
|
|
||||||
|
|
||||||
if (acpi_is_wakeup_s3() || CONFIG(INTEL_CHIPSET_LOCKDOWN))
|
if (acpi_is_wakeup_s3() || CONFIG(INTEL_CHIPSET_LOCKDOWN))
|
||||||
outb(APM_CNT_FINALIZE, APM_CNT);
|
outb(APM_CNT_FINALIZE, APM_CNT);
|
||||||
|
|
|
@ -746,42 +746,6 @@ void mainboard_config_superio(void);
|
||||||
#define FDOC 0xb0
|
#define FDOC 0xb0
|
||||||
#define FDOD 0xb4
|
#define FDOD 0xb4
|
||||||
|
|
||||||
#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
|
|
||||||
#define SPI_OPTYPE_0 0x01 /* Write, no address */
|
|
||||||
|
|
||||||
#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
|
|
||||||
#define SPI_OPTYPE_1 0x03 /* Write, address required */
|
|
||||||
|
|
||||||
#define SPI_OPMENU_2 0x03 /* READ: Read Data */
|
|
||||||
#define SPI_OPTYPE_2 0x02 /* Read, address required */
|
|
||||||
|
|
||||||
#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
|
|
||||||
#define SPI_OPTYPE_3 0x00 /* Read, no address */
|
|
||||||
|
|
||||||
#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
|
|
||||||
#define SPI_OPTYPE_4 0x03 /* Write, address required */
|
|
||||||
|
|
||||||
#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
|
|
||||||
#define SPI_OPTYPE_5 0x00 /* Read, no address */
|
|
||||||
|
|
||||||
#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
|
|
||||||
#define SPI_OPTYPE_6 0x03 /* Write, address required */
|
|
||||||
|
|
||||||
#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
|
|
||||||
#define SPI_OPTYPE_7 0x02 /* Read, address required */
|
|
||||||
|
|
||||||
#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
|
|
||||||
(SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
|
|
||||||
#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
|
|
||||||
(SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
|
|
||||||
|
|
||||||
#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
|
|
||||||
(SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
|
|
||||||
(SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
|
|
||||||
(SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
|
|
||||||
|
|
||||||
#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
|
|
||||||
|
|
||||||
#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
|
#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
|
||||||
#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
|
#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
|
||||||
#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
|
#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
|
||||||
|
|
Loading…
Reference in New Issue