soc/amd/common/block/cpu: Remove magic number in memlayout
The SPI DMA controller can only perform transactions on a cache line boundary. This change removes the magic number and uses the #define to make it clear. BUG=b:179699789 TEST=Boot guybrush to OS Signed-off-by: Raul E Rangel <rrangel@chromium.org> Change-Id: Ie7b851dc2433e44a23224c3ff733fdea5fbcca0c Reviewed-on: https://review.coreboot.org/c/coreboot/+/58377 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Karthik Ramasubramanian <kramasub@google.com>
This commit is contained in:
parent
fbf874fb38
commit
a76e647094
|
@ -103,8 +103,8 @@ SECTIONS
|
|||
* the payload on non-S3 boots, so we don't need to reserve it from the
|
||||
* OS. The 64 byte alignment is required by the SPI DMA controller.
|
||||
*/
|
||||
. = ALIGN(64);
|
||||
REGION(payload_preload_cache, ., CONFIG_PAYLOAD_PRELOAD_CACHE_SIZE, 64)
|
||||
. = ALIGN(ARCH_CACHELINE_ALIGN_SIZE);
|
||||
REGION(payload_preload_cache, ., CONFIG_PAYLOAD_PRELOAD_CACHE_SIZE, ARCH_CACHELINE_ALIGN_SIZE)
|
||||
#endif
|
||||
|
||||
RAMSTAGE(CONFIG_RAMBASE, 8M)
|
||||
|
|
Loading…
Reference in New Issue