x4x/i82801jx: Use common code for early SMBus
The early SMBus code for this chipset was not checking the vendor ID before. It is assumed that adding this check does not pose a problem. Change-Id: I0c36c8cd8aca8db860b1edafd29d4f2dbaa2c822 Signed-off-by: Angel Pons <th3fanbus@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/42003 Reviewed-by: Patrick Rudolph <siro@das-labor.org> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
This commit is contained in:
parent
64285775a0
commit
c274be5fc4
|
@ -16,6 +16,7 @@ config SOUTHBRIDGE_INTEL_I82801JX
|
||||||
select SOUTHBRIDGE_INTEL_COMMON_RESET
|
select SOUTHBRIDGE_INTEL_COMMON_RESET
|
||||||
select SOUTHBRIDGE_INTEL_COMMON_RTC
|
select SOUTHBRIDGE_INTEL_COMMON_RTC
|
||||||
select SOUTHBRIDGE_INTEL_COMMON_SMBUS
|
select SOUTHBRIDGE_INTEL_COMMON_SMBUS
|
||||||
|
select SOUTHBRIDGE_INTEL_COMMON_EARLY_SMBUS
|
||||||
select SOUTHBRIDGE_INTEL_COMMON_SMM
|
select SOUTHBRIDGE_INTEL_COMMON_SMM
|
||||||
select SOUTHBRIDGE_INTEL_COMMON_SPI_ICH9
|
select SOUTHBRIDGE_INTEL_COMMON_SPI_ICH9
|
||||||
select SOUTHBRIDGE_INTEL_COMMON_USB_DEBUG
|
select SOUTHBRIDGE_INTEL_COMMON_USB_DEBUG
|
||||||
|
|
|
@ -6,7 +6,6 @@ bootblock-y += bootblock.c
|
||||||
bootblock-y += early_init.c
|
bootblock-y += early_init.c
|
||||||
|
|
||||||
romstage-y += early_init.c
|
romstage-y += early_init.c
|
||||||
romstage-y += early_smbus.c
|
|
||||||
|
|
||||||
ramstage-y += fadt.c
|
ramstage-y += fadt.c
|
||||||
ramstage-y += hdaudio.c
|
ramstage-y += hdaudio.c
|
||||||
|
|
|
@ -1,29 +0,0 @@
|
||||||
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
||||||
|
|
||||||
#include <device/pci_ops.h>
|
|
||||||
#include <device/pci_def.h>
|
|
||||||
#include <device/smbus_host.h>
|
|
||||||
#include "i82801jx.h"
|
|
||||||
|
|
||||||
uintptr_t smbus_base(void)
|
|
||||||
{
|
|
||||||
return CONFIG_FIXED_SMBUS_IO_BASE;
|
|
||||||
}
|
|
||||||
|
|
||||||
int smbus_enable_iobar(uintptr_t base)
|
|
||||||
{
|
|
||||||
/* Set the SMBus device statically. */
|
|
||||||
pci_devfn_t dev = PCI_DEV(0x0, 0x1f, 0x3);
|
|
||||||
|
|
||||||
/* Set SMBus I/O base. */
|
|
||||||
pci_write_config32(dev, SMB_BASE,
|
|
||||||
base | PCI_BASE_ADDRESS_SPACE_IO);
|
|
||||||
|
|
||||||
/* Set SMBus enable. */
|
|
||||||
pci_write_config8(dev, HOSTC, HST_EN);
|
|
||||||
|
|
||||||
/* Set SMBus I/O space enable. */
|
|
||||||
pci_write_config16(dev, PCI_COMMAND, PCI_COMMAND_IO);
|
|
||||||
|
|
||||||
return 0;
|
|
||||||
}
|
|
Loading…
Reference in New Issue