drivers/pc80/rtc: Reorganize prototypes

Change-Id: Idea18f437c31ebe83dd61a185e614106a1f8f976
Signed-off-by: Kyösti Mälkki <kyosti.malkki@gmail.com>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/38199
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Angel Pons <th3fanbus@gmail.com>
This commit is contained in:
Kyösti Mälkki 2020-01-04 16:15:50 +02:00 committed by Patrick Georgi
parent 229d5b2f46
commit ce39ba97bc
10 changed files with 38 additions and 28 deletions

View File

@ -5,6 +5,7 @@
#include <boot/coreboot_tables.h>
#include <console/console.h>
#include <cpu/cpu.h>
#include <post.h>
#include <string.h>
#include <cpu/x86/mp.h>
#include <cpu/x86/lapic.h>

View File

@ -1,6 +1,7 @@
/* SPDX-License-Identifier: GPL-2.0-only */
/* This file is part of the coreboot project. */
#include <post.h>
#include <stdint.h>
#include <console/console.h>
#include <arch/io.h>

View File

@ -9,6 +9,7 @@
#include <device/device.h>
#include <device/pci_def.h>
#include <device/pci_ids.h>
#include <post.h>
#include <stdlib.h>
#include <string.h>
#include <smp/spinlock.h>

View File

@ -7,14 +7,12 @@
#include <bootstate.h>
#include <cbmem.h>
#include <console/console.h>
#if CONFIG(ARCH_X86)
#include <pc80/mc146818rtc.h>
#endif
#include <bcd.h>
#include <boot_device.h>
#include <commonlib/region.h>
#include <fmap.h>
#include <lib.h>
#include <post.h>
#include <rtc.h>
#include <smbios.h>
#include <stdint.h>

View File

@ -2,6 +2,7 @@
/* This file is part of the coreboot project. */
#include <stdint.h>
#include <post.h>
#include <console/console.h>
#include <device/device.h>
#include <pc80/mc146818rtc.h>

View File

@ -7,6 +7,7 @@
#include <stdint.h>
#include <arch/cpu.h>
#include <console/post_codes.h>
#include <console/vtxprintf.h>
/* console.h is supposed to provide the log levels defined in here: */
#include <commonlib/loglevel.h>
@ -14,31 +15,10 @@
#define RAM_DEBUG (CONFIG(DEBUG_RAM_SETUP) ? BIOS_DEBUG : BIOS_NEVER)
#define RAM_SPEW (CONFIG(DEBUG_RAM_SETUP) ? BIOS_SPEW : BIOS_NEVER)
#include <console/vtxprintf.h>
struct device;
void post_code(u8 value);
void arch_post_code(u8 value);
void cmos_post_code(u8 value);
void cmos_post_extra(u32 value);
void cmos_post_path(const struct device *dev);
int cmos_post_previous_boot(u8 *code, u32 *extra);
static inline void post_log_path(const struct device *dev)
{
if (CONFIG(CMOS_POST) && dev)
cmos_post_path(dev);
}
static inline void post_log_clear(void)
{
if (CONFIG(CMOS_POST))
cmos_post_extra(0);
}
/* this function is weak and can be overridden by a mainboard function. */
void mainboard_post(u8 value);
void arch_post_code(u8 value);
void __noreturn die(const char *fmt, ...);
#define die_with_post_code(value, fmt, ...) \
do { post_code(value); die(fmt, ##__VA_ARGS__); } while (0)

View File

@ -183,6 +183,5 @@ void cmos_set_checksum(int range_start, int range_end, int cks_loc);
#endif /* CONFIG_ARCH_X86 */
void cmos_post_init(void);
#endif /* PC80_MC146818RTC_H */

28
src/include/post.h Normal file
View File

@ -0,0 +1,28 @@
/* SPDX-License-Identifier: GPL-2.0-only */
/* This file is part of the coreboot project. */
#ifndef __POST_H__
#define __POST_H__
#include <stdint.h>
#include <device/device.h>
void cmos_post_init(void);
void cmos_post_code(u8 value);
void cmos_post_extra(u32 value);
void cmos_post_path(const struct device *dev);
int cmos_post_previous_boot(u8 *code, u32 *extra);
static inline void post_log_path(const struct device *dev)
{
if (CONFIG(CMOS_POST) && dev)
cmos_post_path(dev);
}
static inline void post_log_clear(void)
{
if (CONFIG(CMOS_POST))
cmos_post_extra(0);
}
#endif

View File

@ -6,7 +6,7 @@
#include <console/console.h>
#include <delay.h>
#include <option.h>
#include <pc80/mc146818rtc.h>
#include <post.h>
#include <program_loading.h>
#include <symbols.h>
#include <timestamp.h>

View File

@ -15,6 +15,7 @@
#include <cbfs.h>
#include <assert.h>
#include <post.h>
#include <device/pci.h>
#include <soc/acpi.h>
#include <soc/ramstage.h>