soc/intel/cannonlake: Fix HECI error on reset
Move HECI init from bootblock to romstage, the HECI bar saved by CAR_GLOBAL, which will be lost on different stage. HECI BAR in ramstage will be read back from PCI. Also add fail safe option to reset in case of HECI command not successful. TEST= Force global reset from FSP and read back HECI bar in debug print. Change-Id: I46c4b8db0a80995fa05e92d61357128c2a77de4b Signed-off-by: Lijian Zhao <lijian.zhao@intel.com> Reviewed-on: https://review.coreboot.org/21930 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Aaron Durbin <adurbin@chromium.org>
This commit is contained in:
parent
ed1694157c
commit
e7a1e7d3c4
|
@ -15,7 +15,6 @@
|
|||
*/
|
||||
|
||||
#include <device/device.h>
|
||||
#include <intelblocks/cse.h>
|
||||
#include <intelblocks/fast_spi.h>
|
||||
#include <intelblocks/pcr.h>
|
||||
#include <intelblocks/rtc.h>
|
||||
|
@ -194,6 +193,4 @@ void pch_early_init(void)
|
|||
smbus_common_init();
|
||||
|
||||
enable_rtc_upper_bank();
|
||||
|
||||
heci_init(HECI1_BASE_ADDRESS);
|
||||
}
|
||||
|
|
|
@ -63,7 +63,7 @@
|
|||
|
||||
#define GPIO_BASE_SIZE 0x10000
|
||||
|
||||
#define HECI1_BASE_ADDRESS 0xFEDA2000
|
||||
#define HECI1_BASE_ADDRESS 0xfeda2000
|
||||
|
||||
/* PTT registers */
|
||||
#define PTT_TXT_BASE_ADDRESS 0xfed30800
|
||||
|
|
|
@ -16,10 +16,12 @@
|
|||
#include <compiler.h>
|
||||
#include <console/console.h>
|
||||
#include <intelblocks/cse.h>
|
||||
#include <intelblocks/pmclib.h>
|
||||
#include <fsp/util.h>
|
||||
#include <reset.h>
|
||||
#include <string.h>
|
||||
#include <timer.h>
|
||||
#include <soc/pci_devs.h>
|
||||
|
||||
/* Reset Request */
|
||||
#define MKHI_GLOBAL_RESET 0x0b
|
||||
|
@ -82,10 +84,9 @@ void do_global_reset(void)
|
|||
{
|
||||
/* Ask CSE to do the global reset */
|
||||
send_heci_reset_message();
|
||||
/*
|
||||
* TODO: Presumbily we shouldn't return. But if we did, fallback to
|
||||
* alternative way of triggered global reset provided by pmclib.
|
||||
*/
|
||||
/* global reset if CSE fail to reset */
|
||||
pmc_global_reset_enable(1);
|
||||
hard_reset();
|
||||
}
|
||||
|
||||
void chipset_handle_reset(uint32_t status)
|
||||
|
|
|
@ -21,8 +21,10 @@
|
|||
#include <cbmem.h>
|
||||
#include <console/console.h>
|
||||
#include <fsp/util.h>
|
||||
#include <intelblocks/cse.h>
|
||||
#include <intelblocks/pmclib.h>
|
||||
#include <memory_info.h>
|
||||
#include <soc/iomap.h>
|
||||
#include <soc/pci_devs.h>
|
||||
#include <soc/pm.h>
|
||||
#include <soc/romstage.h>
|
||||
|
@ -41,6 +43,8 @@ asmlinkage void car_stage_entry(void)
|
|||
|
||||
/* Program MCHBAR, DMIBAR, GDXBAR and EDRAMBAR */
|
||||
systemagent_early_init();
|
||||
/* initialize Heci interface */
|
||||
heci_init(HECI1_BASE_ADDRESS);
|
||||
|
||||
timestamp_add_now(TS_START_ROMSTAGE);
|
||||
s3wake = pmc_fill_power_state(ps) == ACPI_S3;
|
||||
|
|
Loading…
Reference in New Issue