soc/skylake: do not rely on P2SB data to generate DRHD

The P2SB PCI device can be "hidden", which causes all sorts of
nightmares and bugs. Moreover, FSP tends to hide it, so finding
a good solution to this problem is impossible with FSP into the mix.

Since the values for IBDF and HBDF were already hardcoded as FSP
parameters, define them as macros and use these values directly to
generate the DRHD.

Change-Id: I7eb20182380b953a1842083e7a3c67919d6971b9
Signed-off-by: Angel Pons <th3fanbus@gmail.com>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/35108
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Mimoja <coreboot@mimoja.de>
Reviewed-by: Maxim Polyakov <max.senia.poliak@gmail.com>
Reviewed-by: Nico Huber <nico.h@gmx.de>
This commit is contained in:
Angel Pons 2019-08-30 19:42:23 +02:00 committed by Nico Huber
parent 5dee36464e
commit ef879a8f30
4 changed files with 23 additions and 24 deletions

View File

@ -30,7 +30,6 @@
#include <ec/google/chromeec/ec.h> #include <ec/google/chromeec/ec.h>
#include <intelblocks/cpulib.h> #include <intelblocks/cpulib.h>
#include <intelblocks/lpc_lib.h> #include <intelblocks/lpc_lib.h>
#include <intelblocks/p2sb.h>
#include <intelblocks/sgx.h> #include <intelblocks/sgx.h>
#include <intelblocks/uart.h> #include <intelblocks/uart.h>
#include <intelblocks/systemagent.h> #include <intelblocks/systemagent.h>
@ -39,7 +38,6 @@
#include <soc/cpu.h> #include <soc/cpu.h>
#include <soc/iomap.h> #include <soc/iomap.h>
#include <soc/msr.h> #include <soc/msr.h>
#include <soc/p2sb.h>
#include <soc/pci_devs.h> #include <soc/pci_devs.h>
#include <soc/pm.h> #include <soc/pm.h>
#include <soc/ramstage.h> #include <soc/ramstage.h>
@ -575,30 +573,20 @@ static unsigned long acpi_fill_dmar(unsigned long current)
acpi_dmar_rmrr_fixup(tmp, current); acpi_dmar_rmrr_fixup(tmp, current);
} }
struct device *const p2sb_dev = pcidev_path_on_root(PCH_DEVFN_P2SB);
const u32 vtvc0bar = MCHBAR32(VTVC0BAR) & ~0xfff; const u32 vtvc0bar = MCHBAR32(VTVC0BAR) & ~0xfff;
const bool vtvc0en = MCHBAR32(VTVC0BAR) & 1; const bool vtvc0en = MCHBAR32(VTVC0BAR) & 1;
/* General VTBAR has to be set and in 32-bit space. */ /* General VTBAR has to be set and in 32-bit space. */
if (p2sb_dev && vtvc0bar && vtvc0en && !MCHBAR32(VTVC0BAR + 4)) { if (vtvc0bar && vtvc0en && !MCHBAR32(VTVC0BAR + 4)) {
const unsigned long tmp = current; const unsigned long tmp = current;
/* P2SB may already be hidden. There's no clear rule, when. */ current += acpi_create_dmar_drhd(current, DRHD_INCLUDE_PCI_ALL, 0, vtvc0bar);
const u8 p2sb_hidden =
pci_read_config8(p2sb_dev, PCH_P2SB_E0 + 1);
pci_write_config8(p2sb_dev, PCH_P2SB_E0 + 1, 0);
const u16 ibdf = pci_read_config16(p2sb_dev, PCH_P2SB_IBDF); current += acpi_create_dmar_ds_ioapic(current, 2, V_P2SB_IBDF_BUS,
const u16 hbdf = pci_read_config16(p2sb_dev, PCH_P2SB_HBDF); V_P2SB_IBDF_DEV, V_P2SB_IBDF_FUN);
pci_write_config8(p2sb_dev, PCH_P2SB_E0 + 1, p2sb_hidden); current += acpi_create_dmar_ds_msi_hpet(current, 0, V_P2SB_HBDF_BUS,
V_P2SB_HBDF_DEV, V_P2SB_HBDF_FUN);
current += acpi_create_dmar_drhd(current,
DRHD_INCLUDE_PCI_ALL, 0, vtvc0bar);
current += acpi_create_dmar_ds_ioapic(current,
2, ibdf >> 8, PCI_SLOT(ibdf), PCI_FUNC(ibdf));
current += acpi_create_dmar_ds_msi_hpet(current,
0, hbdf >> 8, PCI_SLOT(hbdf), PCI_FUNC(hbdf));
acpi_dmar_drhd_fixup(tmp, current); acpi_dmar_drhd_fixup(tmp, current);
} }

View File

@ -490,9 +490,9 @@ void platform_fsp_silicon_init_params_cb(FSPS_UPD *supd)
tconfig->VtdDisable = 0; tconfig->VtdDisable = 0;
params->PchIoApicBdfValid = 1; params->PchIoApicBdfValid = 1;
params->PchIoApicBusNumber = 250; params->PchIoApicBusNumber = V_P2SB_IBDF_BUS;
params->PchIoApicDeviceNumber = 31; params->PchIoApicDeviceNumber = V_P2SB_IBDF_DEV;
params->PchIoApicFunctionNumber = 0; params->PchIoApicFunctionNumber = V_P2SB_IBDF_FUN;
} }
soc_irq_settings(params); soc_irq_settings(params);

View File

@ -61,4 +61,14 @@ static const struct sa_mmio_descriptor soc_vtvc0_mmio_descriptor = {
VTVC0_BASE_SIZE, VTVC0_BASE_SIZE,
"VTVC0BAR" "VTVC0BAR"
}; };
/* Hardcoded default values for PCI Bus:Dev.Fun for IOAPIC and HPET */
#define V_P2SB_IBDF_BUS 250
#define V_P2SB_IBDF_DEV 31
#define V_P2SB_IBDF_FUN 0
#define V_P2SB_HBDF_BUS 250
#define V_P2SB_HBDF_DEV 15
#define V_P2SB_HBDF_FUN 0
#endif #endif

View File

@ -30,6 +30,7 @@
#include <soc/pci_devs.h> #include <soc/pci_devs.h>
#include <soc/pm.h> #include <soc/pm.h>
#include <soc/romstage.h> #include <soc/romstage.h>
#include <soc/systemagent.h>
#include <string.h> #include <string.h>
#include <security/vboot/vboot_common.h> #include <security/vboot/vboot_common.h>
@ -247,9 +248,9 @@ static void soc_memory_init_params(FSP_M_CONFIG *m_cfg,
if (!config->ignore_vtd) { if (!config->ignore_vtd) {
m_cfg->PchHpetBdfValid = 1; m_cfg->PchHpetBdfValid = 1;
m_cfg->PchHpetBusNumber = 250; m_cfg->PchHpetBusNumber = V_P2SB_HBDF_BUS;
m_cfg->PchHpetDeviceNumber = 15; m_cfg->PchHpetDeviceNumber = V_P2SB_HBDF_DEV;
m_cfg->PchHpetFunctionNumber = 0; m_cfg->PchHpetFunctionNumber = V_P2SB_HBDF_FUN;
} }
} }