via epia is putting out bytes!

ron


git-svn-id: svn://svn.coreboot.org/coreboot/trunk@1153 2b7e53f0-3cfb-0310-b3e9-8179ed1497e1
This commit is contained in:
Ronald G. Minnich 2003-09-26 22:10:53 +00:00
parent 42acd12cbc
commit f3c17ca234
4 changed files with 20 additions and 20 deletions

View File

@ -52,7 +52,9 @@ static inline int spd_read_byte(unsigned device, unsigned address)
static void main(void) static void main(void)
{ {
unsigned long x;
/* init_timer();*/ /* init_timer();*/
outb(5, 0x80);
enable_vt8231_serial(); enable_vt8231_serial();
uart_init(); uart_init();

View File

@ -5,20 +5,13 @@
#include <arch/io.h> #include <arch/io.h>
#include "arch/romcc_io.h" #include "arch/romcc_io.h"
#include "pc80/mc146818rtc_early.c" #include "pc80/mc146818rtc_early.c"
#include "southbridge/amd/amd8111/amd8111_enable_rom.c"
#include "northbridge/amd/amdk8/early_ht.c"
#include "cpu/p6/boot_cpu.c" #include "cpu/p6/boot_cpu.c"
#include "northbridge/amd/amdk8/reset_test.c"
static void main(void) static void main(void)
{ {
/* Nothing special needs to be done to find bus 0 */ /* for now, just always assume failure */
/* Allow the HT devices to be found */
enumerate_ht_chain(0);
/* Setup the 8111 */
amd8111_enable_rom();
#if 0
/* Is this a cpu reset? */ /* Is this a cpu reset? */
if (cpu_init_detected()) { if (cpu_init_detected()) {
if (last_boot_normal()) { if (last_boot_normal()) {
@ -27,12 +20,10 @@ static void main(void)
asm("jmp __cpu_reset"); asm("jmp __cpu_reset");
} }
} }
/* Is this a secondary cpu? */
else if (!boot_cpu() && last_boot_normal()) {
asm("jmp __normal_image");
}
/* This is the primary cpu how should I boot? */ /* This is the primary cpu how should I boot? */
else if (do_normal_boot()) { else if (do_normal_boot()) {
asm("jmp __normal_image"); asm("jmp __normal_image");
} }
#endif
} }

View File

@ -31,19 +31,24 @@ vt8231_writesioword(uint16_t reg, uint16_t val) {
static void static void
enable_vt8231_serial(void) { enable_vt8231_serial(void) {
unsigned long x;
uint8_t c;
device_t dev; device_t dev;
outb(6, 0x80);
dev = pci_locate_device(PCI_ID(0x1106,0x3065), 0); dev = pci_locate_device(PCI_ID(0x1106,0x8231), 0);
if (dev == PCI_DEV_INVALID) { if (dev == PCI_DEV_INVALID) {
outb(7, 0x80);
die("Serial controller not found\r\n"); die("Serial controller not found\r\n");
} }
/* first, you have to enable the superio and superio config. /* first, you have to enable the superio and superio config.
put a 3 in devfn 38 reg 85 put a 6 reg 80
*/ */
pci_write_config8(dev, 0x85, 3); c = pci_read_config8(dev, 0x50);
c |= 6;
pci_write_config8(dev, 0x50, c);
outb(2, 0x80);
// now go ahead and set up com1. // now go ahead and set up com1.
// set address // set address
vt8231_writesuper(0xf4, 0xfe); vt8231_writesuper(0xf4, 0xfe);

View File

@ -91,7 +91,8 @@ romimage "normal"
option ROM_IMAGE_SIZE=0x10000 option ROM_IMAGE_SIZE=0x10000
option LINUXBIOS_EXTRA_VERSION=".0Normal" option LINUXBIOS_EXTRA_VERSION=".0Normal"
mainboard via/epia mainboard via/epia
payload /usr/share/etherboot/5.1.9pre2-lnxi-lb/tg3--ide_disk.zelf # payload /usr/share/etherboot/5.1.9pre2-lnxi-lb/tg3--ide_disk.zelf
payload /etc/hosts
end end
romimage "fallback" romimage "fallback"
@ -99,7 +100,8 @@ romimage "fallback"
option ROM_IMAGE_SIZE=0x10000 option ROM_IMAGE_SIZE=0x10000
option LINUXBIOS_EXTRA_VERSION=".0Fallback" option LINUXBIOS_EXTRA_VERSION=".0Fallback"
mainboard via/epia mainboard via/epia
payload /usr/share/etherboot/5.1.9pre2-lnxi-lb/tg3--ide_disk.zelf # payload /usr/share/etherboot/5.1.9pre2-lnxi-lb/tg3--ide_disk.zelf
payload /etc/hosts
end end
buildrom ./linuxbios.rom ROM_SIZE "normal" "fallback" buildrom ./linuxbios.rom ROM_SIZE "normal" "fallback"