nb/intel/haswell: Move USB config API into Lynx Point
Both EHCI and xHCI USB controllers are inside the PCH (southbridge). Now that mainboard USB configuration no longer depends on pei_data.h definitions, the API declarations can be placed in southbridge code. Tested with BUILD_TIMELESS=1, Asrock B85M Pro4 remains identical. Change-Id: Ia21991b225482b33c5bc0dc52884674d301b28ba Signed-off-by: Angel Pons <th3fanbus@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/51569 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Nico Huber <nico.h@gmx.de>
This commit is contained in:
parent
d0f971fe9a
commit
f5ec52a522
|
@ -12,48 +12,6 @@ struct spd_info {
|
|||
unsigned int spd_index;
|
||||
};
|
||||
|
||||
#if CONFIG(INTEL_LYNXPOINT_LP)
|
||||
#define MAX_USB2_PORTS 10
|
||||
#define MAX_USB3_PORTS 4
|
||||
#else
|
||||
#define MAX_USB2_PORTS 14
|
||||
#define MAX_USB3_PORTS 6
|
||||
#endif
|
||||
|
||||
/* There are 8 OC pins */
|
||||
#define USB_OC_PIN_SKIP 8
|
||||
|
||||
enum usb2_port_location {
|
||||
USB_PORT_SKIP = 0,
|
||||
USB_PORT_BACK_PANEL,
|
||||
USB_PORT_FRONT_PANEL,
|
||||
USB_PORT_DOCK,
|
||||
USB_PORT_MINI_PCIE,
|
||||
USB_PORT_FLEX,
|
||||
USB_PORT_INTERNAL,
|
||||
};
|
||||
|
||||
/*
|
||||
* USB port length is in MRC format: binary-coded decimal length in tenths of an inch.
|
||||
* 4.2 inches -> 0x0042
|
||||
* 12.7 inches -> 0x0127
|
||||
*/
|
||||
struct usb2_port_config {
|
||||
uint16_t length;
|
||||
bool enable;
|
||||
unsigned short oc_pin;
|
||||
enum usb2_port_location location;
|
||||
};
|
||||
|
||||
struct usb3_port_config {
|
||||
bool enable;
|
||||
unsigned int oc_pin;
|
||||
};
|
||||
|
||||
/* Mainboard-specific USB configuration */
|
||||
extern const struct usb2_port_config mainboard_usb2_ports[MAX_USB2_PORTS];
|
||||
extern const struct usb3_port_config mainboard_usb3_ports[MAX_USB3_PORTS];
|
||||
|
||||
/* Mainboard callback to fill in the SPD addresses */
|
||||
void mb_get_spd_map(struct spd_info *spdi);
|
||||
|
||||
|
|
|
@ -67,6 +67,48 @@
|
|||
|
||||
#ifndef __ACPI__
|
||||
|
||||
#if CONFIG(INTEL_LYNXPOINT_LP)
|
||||
#define MAX_USB2_PORTS 10
|
||||
#define MAX_USB3_PORTS 4
|
||||
#else
|
||||
#define MAX_USB2_PORTS 14
|
||||
#define MAX_USB3_PORTS 6
|
||||
#endif
|
||||
|
||||
/* There are 8 OC pins */
|
||||
#define USB_OC_PIN_SKIP 8
|
||||
|
||||
enum usb2_port_location {
|
||||
USB_PORT_SKIP = 0,
|
||||
USB_PORT_BACK_PANEL,
|
||||
USB_PORT_FRONT_PANEL,
|
||||
USB_PORT_DOCK,
|
||||
USB_PORT_MINI_PCIE,
|
||||
USB_PORT_FLEX,
|
||||
USB_PORT_INTERNAL,
|
||||
};
|
||||
|
||||
/*
|
||||
* USB port length is in MRC format: binary-coded decimal length in tenths of an inch.
|
||||
* 4.2 inches -> 0x0042
|
||||
* 12.7 inches -> 0x0127
|
||||
*/
|
||||
struct usb2_port_config {
|
||||
uint16_t length;
|
||||
bool enable;
|
||||
unsigned short oc_pin;
|
||||
enum usb2_port_location location;
|
||||
};
|
||||
|
||||
struct usb3_port_config {
|
||||
bool enable;
|
||||
unsigned int oc_pin;
|
||||
};
|
||||
|
||||
/* Mainboard-specific USB configuration */
|
||||
extern const struct usb2_port_config mainboard_usb2_ports[MAX_USB2_PORTS];
|
||||
extern const struct usb3_port_config mainboard_usb3_ports[MAX_USB3_PORTS];
|
||||
|
||||
static inline int pch_is_lp(void)
|
||||
{
|
||||
return CONFIG(INTEL_LYNXPOINT_LP);
|
||||
|
|
Loading…
Reference in New Issue