418d37e689
This patch adds the supports to update the optimal FIVR configurations for external voltage rails via devicetree. Signed-off-by: V Sowmya <v.sowmya@intel.com> Change-Id: Icf6c74bda5a167abf63938ebed6affc6b31c76f5 Reviewed-on: https://review.coreboot.org/c/coreboot/+/55702 Reviewed-by: Subrata Banik <subrata.banik@intel.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
380 lines
10 KiB
C
380 lines
10 KiB
C
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
|
|
#ifndef _SOC_CHIP_H_
|
|
#define _SOC_CHIP_H_
|
|
|
|
#include <drivers/i2c/designware/dw_i2c.h>
|
|
#include <intelblocks/cfg.h>
|
|
#include <intelblocks/gpio.h>
|
|
#include <intelblocks/gspi.h>
|
|
#include <intelblocks/power_limit.h>
|
|
#include <intelblocks/pcie_rp.h>
|
|
#include <intelblocks/tcss.h>
|
|
#include <soc/gpe.h>
|
|
#include <soc/pci_devs.h>
|
|
#include <soc/pmc.h>
|
|
#include <soc/serialio.h>
|
|
#include <soc/usb.h>
|
|
#include <stdint.h>
|
|
|
|
/* Types of different SKUs */
|
|
enum soc_intel_alderlake_power_limits {
|
|
ADL_P_POWER_LIMITS_282_CORE,
|
|
ADL_P_POWER_LIMITS_482_CORE,
|
|
ADL_P_POWER_LIMITS_682_CORE,
|
|
ADL_M_POWER_LIMITS_282_CORE,
|
|
ADL_POWER_LIMITS_COUNT
|
|
};
|
|
|
|
/* Types of display ports */
|
|
enum ddi_ports {
|
|
DDI_PORT_A,
|
|
DDI_PORT_B,
|
|
DDI_PORT_C,
|
|
DDI_PORT_1,
|
|
DDI_PORT_2,
|
|
DDI_PORT_3,
|
|
DDI_PORT_4,
|
|
DDI_PORT_COUNT,
|
|
};
|
|
|
|
enum ddi_port_flags {
|
|
DDI_ENABLE_DDC = 1 << 0,
|
|
DDI_ENABLE_HPD = 1 << 1,
|
|
};
|
|
|
|
/*
|
|
* Enable External V1P05/Vnn/VnnSx Rail in: BIT0:S0i1/S0i2,
|
|
* BIT1:S0i3, BIT2:S3, BIT3:S4, BIT4:S5
|
|
*/
|
|
enum fivr_enable_states {
|
|
FIVR_ENABLE_S0i1_S0i2 = BIT(0),
|
|
FIVR_ENABLE_S0i3 = BIT(1),
|
|
FIVR_ENABLE_S3 = BIT(2),
|
|
FIVR_ENABLE_S4 = BIT(3),
|
|
FIVR_ENABLE_S5 = BIT(4),
|
|
};
|
|
|
|
/*
|
|
* Enable the following for External V1p05 rail
|
|
* BIT0: Retention active switch support
|
|
* BIT1: Normal Active voltage supported
|
|
* BIT2: Minimum active voltage supported
|
|
* BIT3: Minimum Retention voltage supported
|
|
*/
|
|
enum fivr_voltage_supported {
|
|
FIVR_RET_ACTIVE_SWITCH_SUPPORT = BIT(0),
|
|
FIVR_VOLTAGE_NORMAL = BIT(1),
|
|
FIVR_VOLTAGE_MIN_ACTIVE = BIT(2),
|
|
FIVR_VOLTAGE_MIN_RETENTION = BIT(3),
|
|
};
|
|
|
|
#define FIVR_ENABLE_ALL_SX (FIVR_ENABLE_S0i1_S0i2 | FIVR_ENABLE_S0i3 | \
|
|
FIVR_ENABLE_S3 | FIVR_ENABLE_S4 | FIVR_ENABLE_S5)
|
|
|
|
struct soc_intel_alderlake_config {
|
|
|
|
/* Common struct containing soc config data required by common code */
|
|
struct soc_intel_common_config common_soc_config;
|
|
|
|
/* Common struct containing power limits configuration information */
|
|
struct soc_power_limits_config power_limits_config[ADL_POWER_LIMITS_COUNT];
|
|
|
|
/* Gpio group routed to each dword of the GPE0 block. Values are
|
|
* of the form PMC_GPP_[A:U] or GPD. */
|
|
uint8_t pmc_gpe0_dw0; /* GPE0_31_0 STS/EN */
|
|
uint8_t pmc_gpe0_dw1; /* GPE0_63_32 STS/EN */
|
|
uint8_t pmc_gpe0_dw2; /* GPE0_95_64 STS/EN */
|
|
|
|
/* Generic IO decode ranges */
|
|
uint32_t gen1_dec;
|
|
uint32_t gen2_dec;
|
|
uint32_t gen3_dec;
|
|
uint32_t gen4_dec;
|
|
|
|
/* Enable S0iX support */
|
|
int s0ix_enable;
|
|
/* Support for TCSS xhci, xdci, TBT PCIe root ports and DMA controllers */
|
|
uint8_t TcssD3HotDisable;
|
|
/* Support for TBT PCIe root ports and DMA controllers with D3Hot->D3Cold */
|
|
uint8_t TcssD3ColdDisable;
|
|
/* Enable DPTF support */
|
|
int dptf_enable;
|
|
|
|
/* Deep SX enable for both AC and DC */
|
|
int deep_s3_enable_ac;
|
|
int deep_s3_enable_dc;
|
|
int deep_s5_enable_ac;
|
|
int deep_s5_enable_dc;
|
|
|
|
/* Deep Sx Configuration
|
|
* DSX_EN_WAKE_PIN - Enable WAKE# pin
|
|
* DSX_EN_LAN_WAKE_PIN - Enable LAN_WAKE# pin
|
|
* DSX_DIS_AC_PRESENT_PD - Disable pull-down on AC_PRESENT pin */
|
|
uint32_t deep_sx_config;
|
|
|
|
/* TCC activation offset */
|
|
uint32_t tcc_offset;
|
|
|
|
/* System Agent dynamic frequency support. Only effects ULX/ULT CPUs.
|
|
* When enabled memory will be training at two different frequencies.
|
|
* 0:Disabled, 1:FixedPoint0, 2:FixedPoint1, 3:FixedPoint2,
|
|
* 4:FixedPoint3, 5:Enabled */
|
|
enum {
|
|
SaGv_Disabled,
|
|
SaGv_FixedPoint0,
|
|
SaGv_FixedPoint1,
|
|
SaGv_FixedPoint2,
|
|
SaGv_FixedPoint3,
|
|
SaGv_Enabled,
|
|
} SaGv;
|
|
|
|
/* Rank Margin Tool. 1:Enable, 0:Disable */
|
|
uint8_t RMT;
|
|
|
|
/* USB related */
|
|
struct usb2_port_config usb2_ports[16];
|
|
struct usb3_port_config usb3_ports[10];
|
|
/* Wake Enable Bitmap for USB2 ports */
|
|
uint16_t usb2_wake_enable_bitmap;
|
|
/* Wake Enable Bitmap for USB3 ports */
|
|
uint16_t usb3_wake_enable_bitmap;
|
|
/* Program OC pins for TCSS */
|
|
struct tcss_port_config tcss_ports[MAX_TYPE_C_PORTS];
|
|
|
|
/* SATA related */
|
|
uint8_t SataEnable;
|
|
uint8_t SataMode;
|
|
uint8_t SataSalpSupport;
|
|
uint8_t SataPortsEnable[8];
|
|
uint8_t SataPortsDevSlp[8];
|
|
|
|
/*
|
|
* Enable(0)/Disable(1) SATA Power Optimizer on PCH side.
|
|
* Default 0. Setting this to 1 disables the SATA Power Optimizer.
|
|
*/
|
|
uint8_t SataPwrOptimizeDisable;
|
|
|
|
/*
|
|
* SATA Port Enable Dito Config.
|
|
* Enable DEVSLP Idle Timeout settings (DmVal, DitoVal).
|
|
*/
|
|
uint8_t SataPortsEnableDitoConfig[8];
|
|
|
|
/* SataPortsDmVal is the DITO multiplier. Default is 15. */
|
|
uint8_t SataPortsDmVal[8];
|
|
/* SataPortsDitoVal is the DEVSLP Idle Timeout, default is 625ms */
|
|
uint16_t SataPortsDitoVal[8];
|
|
|
|
/* Audio related */
|
|
uint8_t PchHdaDspEnable;
|
|
|
|
/* iDisp-Link T-Mode 0: 2T, 2: 4T, 3: 8T, 4: 16T */
|
|
enum {
|
|
HDA_TMODE_2T = 0,
|
|
HDA_TMODE_4T = 2,
|
|
HDA_TMODE_8T = 3,
|
|
HDA_TMODE_16T = 4,
|
|
} PchHdaIDispLinkTmode;
|
|
|
|
/* iDisp-Link Freq 4: 96MHz, 3: 48MHz. */
|
|
enum {
|
|
HDA_LINKFREQ_48MHZ = 3,
|
|
HDA_LINKFREQ_96MHZ = 4,
|
|
} PchHdaIDispLinkFrequency;
|
|
|
|
bool PchHdaIDispCodecEnable;
|
|
|
|
struct pcie_rp_config pch_pcie_rp[CONFIG_MAX_PCH_ROOT_PORTS];
|
|
struct pcie_rp_config cpu_pcie_rp[CONFIG_MAX_CPU_ROOT_PORTS];
|
|
uint8_t pcie_clk_config_flag[CONFIG_MAX_PCIE_CLOCK_SRC];
|
|
|
|
/* Gfx related */
|
|
enum {
|
|
IGD_SM_0MB = 0x00,
|
|
IGD_SM_32MB = 0x01,
|
|
IGD_SM_64MB = 0x02,
|
|
IGD_SM_96MB = 0x03,
|
|
IGD_SM_128MB = 0x04,
|
|
IGD_SM_160MB = 0x05,
|
|
IGD_SM_4MB = 0xF0,
|
|
IGD_SM_8MB = 0xF1,
|
|
IGD_SM_12MB = 0xF2,
|
|
IGD_SM_16MB = 0xF3,
|
|
IGD_SM_20MB = 0xF4,
|
|
IGD_SM_24MB = 0xF5,
|
|
IGD_SM_28MB = 0xF6,
|
|
IGD_SM_36MB = 0xF8,
|
|
IGD_SM_40MB = 0xF9,
|
|
IGD_SM_44MB = 0xFA,
|
|
IGD_SM_48MB = 0xFB,
|
|
IGD_SM_52MB = 0xFC,
|
|
IGD_SM_56MB = 0xFD,
|
|
IGD_SM_60MB = 0xFE,
|
|
} IgdDvmt50PreAlloc;
|
|
uint8_t SkipExtGfxScan;
|
|
|
|
/* HeciEnabled decides the state of Heci1 at end of boot
|
|
* Setting to 0 (default) disables Heci1 and hides the device from OS */
|
|
uint8_t HeciEnabled;
|
|
|
|
/* Enable/Disable EIST. 1b:Enabled, 0b:Disabled */
|
|
uint8_t eist_enable;
|
|
|
|
/* Enable C6 DRAM */
|
|
uint8_t enable_c6dram;
|
|
uint8_t PmTimerDisabled;
|
|
/*
|
|
* SerialIO device mode selection:
|
|
* PchSerialIoDisabled,
|
|
* PchSerialIoPci,
|
|
* PchSerialIoHidden,
|
|
* PchSerialIoLegacyUart,
|
|
* PchSerialIoSkipInit
|
|
*/
|
|
uint8_t SerialIoI2cMode[CONFIG_SOC_INTEL_I2C_DEV_MAX];
|
|
uint8_t SerialIoGSpiMode[CONFIG_SOC_INTEL_COMMON_BLOCK_GSPI_MAX];
|
|
uint8_t SerialIoUartMode[CONFIG_SOC_INTEL_UART_DEV_MAX];
|
|
/*
|
|
* GSPIn Default Chip Select Mode:
|
|
* 0:Hardware Mode,
|
|
* 1:Software Mode
|
|
*/
|
|
uint8_t SerialIoGSpiCsMode[CONFIG_SOC_INTEL_COMMON_BLOCK_GSPI_MAX];
|
|
/*
|
|
* GSPIn Default Chip Select State:
|
|
* 0: Low,
|
|
* 1: High
|
|
*/
|
|
uint8_t SerialIoGSpiCsState[CONFIG_SOC_INTEL_COMMON_BLOCK_GSPI_MAX];
|
|
|
|
/* Debug interface selection */
|
|
enum {
|
|
DEBUG_INTERFACE_RAM = (1 << 0),
|
|
DEBUG_INTERFACE_UART_8250IO = (1 << 1),
|
|
DEBUG_INTERFACE_USB3 = (1 << 3),
|
|
DEBUG_INTERFACE_LPSS_SERIAL_IO = (1 << 4),
|
|
DEBUG_INTERFACE_TRACEHUB = (1 << 5),
|
|
} debug_interface_flag;
|
|
|
|
/* Enable Pch iSCLK */
|
|
uint8_t pch_isclk;
|
|
|
|
/* CNVi BT Core Enable/Disable */
|
|
bool CnviBtCore;
|
|
|
|
/* CNVi BT Audio Offload: Enable/Disable BT Audio Offload. */
|
|
bool CnviBtAudioOffload;
|
|
|
|
/*
|
|
* These GPIOs will be programmed by the IOM to handle biasing of the
|
|
* Type-C aux (SBU) signals when certain alternate modes are used.
|
|
* `pad_auxn_dc` should be assigned to the GPIO pad providing negative
|
|
* bias (name usually contains `AUXN_DC` or `AUX_N`); similarly,
|
|
* `pad_auxp_dc` should be assigned to the GPIO providing positive bias
|
|
* (name often contains `AUXP_DC` or `_AUX_P`).
|
|
*/
|
|
struct typec_aux_bias_pads typec_aux_bias_pads[MAX_TYPE_C_PORTS];
|
|
|
|
/*
|
|
* SOC Aux orientation override:
|
|
* This is a bitfield that corresponds to up to 4 TCSS ports on ADL.
|
|
* Even numbered bits (0, 2, 4, 6) control the retimer being handled by SOC.
|
|
* Odd numbered bits (1, 3, 5, 7) control the orientation of the physical aux lines
|
|
* on the motherboard.
|
|
*/
|
|
uint16_t TcssAuxOri;
|
|
|
|
/* Connect Topology Command timeout value */
|
|
uint16_t ITbtConnectTopologyTimeoutInMs;
|
|
|
|
/*
|
|
* Override GPIO PM configuration:
|
|
* 0: Use FSP default GPIO PM program,
|
|
* 1: coreboot to override GPIO PM program
|
|
*/
|
|
uint8_t gpio_override_pm;
|
|
|
|
/*
|
|
* GPIO PM configuration: 0 to disable, 1 to enable power gating
|
|
* Bit 6-7: Reserved
|
|
* Bit 5: MISCCFG_GPSIDEDPCGEN
|
|
* Bit 4: MISCCFG_GPRCOMPCDLCGEN
|
|
* Bit 3: MISCCFG_GPRTCDLCGEN
|
|
* Bit 2: MISCCFG_GSXLCGEN
|
|
* Bit 1: MISCCFG_GPDPCGEN
|
|
* Bit 0: MISCCFG_GPDLCGEN
|
|
*/
|
|
uint8_t gpio_pm[TOTAL_GPIO_COMM];
|
|
|
|
/* DP config */
|
|
/*
|
|
* Port config
|
|
* 0:Disabled, 1:eDP, 2:MIPI DSI
|
|
*/
|
|
uint8_t DdiPortAConfig;
|
|
uint8_t DdiPortBConfig;
|
|
|
|
/* Enable(1)/Disable(0) HPD/DDC */
|
|
uint8_t ddi_ports_config[DDI_PORT_COUNT];
|
|
|
|
/* Hybrid storage mode enable (1) / disable (0)
|
|
* This mode makes FSP detect Optane and NVME and set PCIe lane mode
|
|
* accordingly */
|
|
uint8_t HybridStorageMode;
|
|
|
|
/*
|
|
* Override CPU flex ratio value:
|
|
* CPU ratio value controls the maximum processor non-turbo ratio.
|
|
* Valid Range 0 to 63.
|
|
*
|
|
* In general descriptor provides option to set default cpu flex ratio.
|
|
* Default cpu flex ratio is 0 ensures booting with non-turbo max frequency.
|
|
* That's the reason FSP skips cpu_ratio override if cpu_ratio is 0.
|
|
*
|
|
* Only override CPU flex ratio if don't want to boot with non-turbo max.
|
|
*/
|
|
uint8_t cpu_ratio_override;
|
|
|
|
/*
|
|
* Enable(0)/Disable(1) DMI Power Optimizer on PCH side.
|
|
* Default 0. Setting this to 1 disables the DMI Power Optimizer.
|
|
*/
|
|
uint8_t DmiPwrOptimizeDisable;
|
|
|
|
/*
|
|
* Enable(1)/Disable(0) CPU Replacement check.
|
|
* Default 0. Setting this to 1 to check CPU replacement.
|
|
*/
|
|
uint8_t CpuReplacementCheck;
|
|
|
|
/* ISA Serial Base selection. */
|
|
enum {
|
|
ISA_SERIAL_BASE_ADDR_3F8,
|
|
ISA_SERIAL_BASE_ADDR_2F8,
|
|
} IsaSerialUartBase;
|
|
|
|
/* structure containing various settings for PCH FIVRs */
|
|
struct {
|
|
bool configure_ext_fivr;
|
|
enum fivr_enable_states v1p05_enable_bitmap;
|
|
enum fivr_enable_states vnn_enable_bitmap;
|
|
enum fivr_enable_states vnn_sx_enable_bitmap;
|
|
enum fivr_voltage_supported v1p05_supported_voltage_bitmap;
|
|
enum fivr_voltage_supported vnn_supported_voltage_bitmap;
|
|
/* V1p05 Rail Voltage in mv */
|
|
int v1p05_voltage_mv;
|
|
/* Vnn Rail Voltage in mv */
|
|
int vnn_voltage_mv;
|
|
/* VnnSx Rail Voltage in mv */
|
|
int vnn_sx_voltage_mv;
|
|
/* External Icc Max for V1p05 rail in mA */
|
|
int v1p05_icc_max_ma;
|
|
/* External Icc Max for VnnSx rail in mA */
|
|
int vnn_icc_max_ma;
|
|
} ext_fivr_settings;
|
|
};
|
|
|
|
typedef struct soc_intel_alderlake_config config_t;
|
|
|
|
#endif
|