34e417316a
Intel southbridges do this. Change-Id: Id120e4a6b42168de58c396439593900a00d7e757 Signed-off-by: Angel Pons <th3fanbus@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/43375 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Maxim Polyakov <max.senia.poliak@gmail.com>
94 lines
2.8 KiB
Makefile
94 lines
2.8 KiB
Makefile
ifeq ($(CONFIG_SOC_INTEL_BROADWELL),y)
|
|
|
|
subdirs-y += romstage
|
|
subdirs-y += ../../../cpu/x86/lapic
|
|
subdirs-y += ../../../cpu/x86/mtrr
|
|
subdirs-y += ../../../cpu/x86/smm
|
|
subdirs-y += ../../../cpu/x86/tsc
|
|
subdirs-y += ../../../cpu/intel/microcode
|
|
subdirs-y += ../../../cpu/intel/turbo
|
|
subdirs-y += ../../../cpu/intel/common
|
|
|
|
bootblock-y += bootblock/cpu.c
|
|
bootblock-y += bootblock/pch.c
|
|
bootblock-y += bootblock/systemagent.c
|
|
bootblock-y += ../../../cpu/intel/car/bootblock.c
|
|
bootblock-y += ../../../cpu/intel/car/non-evict/cache_as_ram.S
|
|
bootblock-y += ../../../cpu/x86/early_reset.S
|
|
|
|
ramstage-y += acpi.c
|
|
ramstage-y += adsp.c
|
|
ramstage-y += chip.c
|
|
ramstage-y += cpu.c
|
|
ramstage-y += cpu_info.c
|
|
smm-y += cpu_info.c
|
|
ramstage-$(CONFIG_ELOG) += elog.c
|
|
ramstage-y += finalize.c
|
|
ramstage-y += gpio.c
|
|
romstage-y += gpio.c
|
|
smm-y += gpio.c
|
|
ramstage-y += hda.c
|
|
ramstage-y += igd.c
|
|
ramstage-y += iobp.c
|
|
romstage-y += iobp.c
|
|
ramstage-y += fadt.c
|
|
ramstage-y += lpc.c
|
|
ramstage-y += me.c
|
|
ramstage-y += me_status.c
|
|
romstage-y += me_status.c
|
|
ramstage-y += memmap.c
|
|
romstage-y += memmap.c
|
|
postcar-y += memmap.c
|
|
ramstage-y += minihd.c
|
|
ramstage-y += pch.c
|
|
romstage-y += pch.c
|
|
ramstage-y += pcie.c
|
|
ramstage-y += pei_data.c
|
|
romstage-y += pei_data.c
|
|
ramstage-y += pmutil.c
|
|
romstage-y += pmutil.c
|
|
smm-y += pmutil.c
|
|
verstage-y += pmutil.c
|
|
ramstage-y += ramstage.c
|
|
ramstage-$(CONFIG_HAVE_REFCODE_BLOB) += refcode.c
|
|
ramstage-y += sata.c
|
|
ramstage-y += serialio.c
|
|
ramstage-y += smbus.c
|
|
ramstage-y += smi.c
|
|
smm-y += smihandler.c
|
|
ramstage-y += smmrelocate.c
|
|
ramstage-y += systemagent.c
|
|
bootblock-y += tsc_freq.c
|
|
ramstage-y += tsc_freq.c
|
|
romstage-y += tsc_freq.c
|
|
smm-y += tsc_freq.c
|
|
postcar-y += tsc_freq.c
|
|
verstage-y += tsc_freq.c
|
|
bootblock-y += usb_debug.c
|
|
romstage-y += usb_debug.c
|
|
ramstage-y += usb_debug.c
|
|
ramstage-y += ehci.c
|
|
ramstage-y += xhci.c
|
|
smm-y += xhci.c
|
|
|
|
postcar-y += ../../../cpu/intel/car/non-evict/exit_car.S
|
|
|
|
ramstage-srcs += src/mainboard/$(MAINBOARDDIR)/hda_verb.c
|
|
|
|
cpu_microcode_bins += 3rdparty/blobs/soc/intel/broadwell/microcode.bin
|
|
|
|
CPPFLAGS_common += -Isrc/soc/intel/broadwell/include
|
|
|
|
# If an MRC file is an ELF file determine the entry address and first loadable
|
|
# section offset in the file. Subtract the offset from the entry address to
|
|
# determine the final location.
|
|
mrcelfoffset = $(shell $(READELF_x86_32) -S -W $(CONFIG_MRC_FILE) | sed -e 's/\[ /[0/' | awk '$$3 ~ /PROGBITS/ { print "0x"$$5; exit }' )
|
|
mrcelfentry = $(shell $(READELF_x86_32) -h -W $(CONFIG_MRC_FILE) | grep 'Entry point address' | awk '{print $$NF }')
|
|
|
|
# Add memory reference code blob.
|
|
cbfs-files-$(CONFIG_HAVE_MRC) += mrc.bin
|
|
mrc.bin-file := $(call strip_quotes,$(CONFIG_MRC_FILE))
|
|
mrc.bin-position := $(if $(findstring elf,$(CONFIG_MRC_FILE)),$(shell printf "0x%x" $$(( $(mrcelfentry) - $(mrcelfoffset) )) ),$(CONFIG_MRC_BIN_ADDRESS))
|
|
mrc.bin-type := mrc
|
|
|
|
endif
|