a6de5470fa
Initialize the base addresses for: * Power management control * Power management status * Reset * Power management timer * General-Purpose Event 0 Testing on Galileo: * Edit the src/mainboard/intel/galileo/Makefile.inc file: * Add "select ADD_FSP_PDAT_FILE" * Add "select ADD_FSP_RAW_BIN" * Add "select ADD_RMU_FILE" * Place the FSP.bin file in the location specified by CONFIG_FSP_FILE * Place the pdat.bin files in the location specified by CONFIG_FSP_PDAT_FILE * Place the rmu.bin file in the location specified by CONFIG_RMU_FILE * Build EDK2 CorebootPayloadPkg/CorebootPayloadPkgIa32.dsc to generate UEFIPAYLOAD.fd * Edit .config file and add the following lines: * CONFIG_PAYLOAD_ELF=y * CONFIG_PAYLOAD_FILE="path to UEFIPAYLOAD.fd" * Testing successful when: * Register address are properly displayed by the payload * "reset -c" performs a reset and reboots the system * "reset -w" performs a reset and reboots the system * "reset -s" performs a reset and turns off the power Change-Id: I9d043f4906a067b2477650140210cfae4a7f8b79 Signed-off-by: Lee Leahy <leroy.p.leahy@intel.com> Reviewed-on: https://review.coreboot.org/13764 Tested-by: build bot (Jenkins) Reviewed-by: Martin Roth <martinroth@google.com>
58 lines
1.8 KiB
Makefile
58 lines
1.8 KiB
Makefile
#
|
|
# This file is part of the coreboot project.
|
|
#
|
|
# Copyright (C) 2015-2016 Intel Corporation.
|
|
#
|
|
# This program is free software; you can redistribute it and/or modify
|
|
# it under the terms of the GNU General Public License as published by
|
|
# the Free Software Foundation; version 2 of the License.
|
|
#
|
|
# This program is distributed in the hope that it will be useful,
|
|
# but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
# GNU General Public License for more details.
|
|
#
|
|
|
|
ifeq ($(CONFIG_SOC_INTEL_QUARK),y)
|
|
|
|
subdirs-y += romstage
|
|
subdirs-y += ../../../cpu/x86/tsc
|
|
|
|
romstage-y += memmap.c
|
|
romstage-y += tsc_freq.c
|
|
romstage-$(CONFIG_ENABLE_BUILTIN_HSUART1) += uart_common.c
|
|
|
|
ramstage-$(CONFIG_HAVE_ACPI_TABLES) += acpi.c
|
|
ramstage-y += chip.c
|
|
ramstage-y += memmap.c
|
|
ramstage-y += northcluster.c
|
|
ramstage-y += pmc.c
|
|
ramstage-y += tsc_freq.c
|
|
ramstage-$(CONFIG_ENABLE_BUILTIN_HSUART1) += uart_common.c
|
|
ramstage-$(CONFIG_ENABLE_BUILTIN_HSUART1) += uart.c
|
|
|
|
CPPFLAGS_common += -I$(src)/soc/intel/quark
|
|
CPPFLAGS_common += -I$(src)/soc/intel/quark/include
|
|
|
|
# Chipset microcode path
|
|
CPPFLAGS_common += -I3rdparty/blobs/soc/intel/quark
|
|
|
|
# Add the FSP binary to the CBFS image
|
|
cbfs-files-$(CONFIG_ADD_FSP_RAW_BIN) += fsp.bin
|
|
fsp.bin-file := $(call strip_quotes,$(CONFIG_FSP_FILE))
|
|
fsp.bin-position := $(CONFIG_FSP_LOC)
|
|
fsp.bin-type := raw
|
|
|
|
# Add the platform data file to the CBFS image
|
|
cbfs-files-$(CONFIG_ADD_FSP_PDAT_FILE) += pdat.bin
|
|
pdat.bin-file := $(call strip_quotes,$(CONFIG_FSP_PDAT_FILE))
|
|
pdat.bin-position := $(CONFIG_FSP_PDAT_LOC)
|
|
pdat.bin-type := raw
|
|
|
|
# Add the chipset microcode file to the CBFS image
|
|
cbfs-files-$(CONFIG_ADD_RMU_FILE) += rmu.bin
|
|
rmu.bin-file := $(call strip_quotes,$(CONFIG_RMU_FILE))
|
|
rmu.bin-position := $(CONFIG_RMU_LOC)
|
|
rmu.bin-type := raw
|
|
|
|
endif # CONFIG_SOC_INTEL_QUARK
|